

# **DAC128S085**

# 12-Bit Micro Power OCTAL Digital-to-Analog Converter with Rail-to-Rail Outputs

# **General Description**

The DAC128S085 is a full-featured, general purpose OCTAL 12-bit voltage-output digital-to-analog converter (DAC) that can operate from a single +2.7V to +5.5V supply and consumes 1.95 mW at 3V and 4.85 mW at 5V. The DAC128S085 is packaged in a 16-lead LLP package and a 16-lead TSSOP package. The LLP package makes the DAC128S085 the smallest OCTAL DAC in its class. The on-chip output amplifiers allow rail-to-rail output swing and the three wire serial interface operates at clock rates up to 40 MHz over the entire supply voltage range. Competitive devices are limited to 25 MHz clock rates at supply voltages in the 2.7V to 3.6V range. The serial interface is compatible with standard SPI™, QSPI, MICROWIRE and DSP interfaces. The DAC128S085 also offers daisy chain operation where an unlimited number of DAC128S085s can be updated simultaneously using a single serial interface.

There are two references for the DAC128S085. One reference input serves channels A through D while the other reference serves channels E through H. Each reference can be set independently between 0.5V and  $V_{\rm A}$ , providing the widest possible output dynamic range. The DAC128S085 has a 16-bit input shift register that controls the mode of operation, the power-down condition, and the DAC channels' register/output value. All eight DAC outputs can be updated simultaneously or individually.

A power-on reset circuit ensures that the DAC outputs power up to zero volts and remain there until there is a valid write to the device. The power-down feature of the DAC128S085 allows each DAC to be independently powered with three different termination options. With all the DAC channels powered down, power consumption reduces to less than 0.3  $\mu W$  at 3V and less than 1  $\mu W$  at 5V. The low power consumption and small packages of the DAC128S085 make it an excellent choice for use in battery operated equipment.

The DAC128S085 is one of a family of pin compatible DACs, including the 8-bit DAC088S085 and the 10-bit DAC108S085. All three parts are offered with the same pinout, allowing system designers to select a resolution appropriate for their application without redesigning their printed circuit board. The DAC128S085 operates over the extended industrial temperature range of  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

#### **Features**

- Guaranteed Monotonicity
- Low Power Operation
- Rail-to-Rail Voltage Output
- Daisy Chain Capability
- Power-on Reset to 0V
- Simultaneous Output Updating
- Individual Channel Power Down Capability
- Wide power supply range (+2.7V to +5.5V)
- Dual Reference Voltages with range of 0.5V to V<sub>A</sub>
- Operating Temperature Range of –40°C to +125°C
- Industry's Smallest Package

### **Key Specifications**

 ■ Resolution
 12 bits

 ■ INL
 ±8 LSB (max)

 ■ DNL
 +0.75 / -0.4 LSB (max)

 ■ Settling Time
 8.5 μs (max)

 ■ Zero Code Error
 +15 mV (max)

 ■ Full-Scale Error
 -0.75 %FSR (max)

Supply Power

# **Applications**

- Battery-Powered Instruments
- Digital Gain and Offset Adjustment
- Programmable Voltage & Current Sources
- Programmable Attenuators
- Voltage Reference for ADCs
- Sensor Supply Voltage
- Range Detectors

# **Ordering Information**

| Order Numbers   | Temperature Range                  | Package                 | Top Mark |
|-----------------|------------------------------------|-------------------------|----------|
| DAC128S085CISQ  | -40°C ≤ T <sub>A</sub> ≤ $+125$ °C | 16-Lead LLP             |          |
| DAC128S085CISQX | -40°C ≤ T <sub>A</sub> ≤ $+125$ °C | LLP Tape-and-Reel       |          |
| DAC128S085CIMT  | -40°C ≤ T <sub>A</sub> ≤ +125°C    | 16-Lead TSSOP           | X78C     |
| DAC128S085CIMTX | -40°C ≤ T <sub>A</sub> ≤ +125°C    | TSSOP Tape-and-Reel     | X78C     |
| DAC128S085EB    |                                    | Evaluation Board - BOTH |          |

SPI™ is a trademark of Motorola, Inc

# **Block Diagram**



# **Pin Configuration**





# **Pin Descriptions**

| LLP<br>Pin No. | TSSOP<br>Pin No. | Symbol            | Туре           | Description                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|------------------|-------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | 3                | V <sub>OUTA</sub> | Analog Output  | Channel A Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2              | 4                | V <sub>OUTB</sub> | Analog Output  | Channel B Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3              | 5                | V <sub>outc</sub> | Analog Output  | Channel C Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4              | 6                | V <sub>OUTD</sub> | Analog Output  | Channel D Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5              | 7                | V <sub>A</sub>    | Supply         | Power supply input. Must be decoupled to GND.                                                                                                                                                                                                                                                                                                                                                                                         |
| 6              | 8                | V <sub>REF1</sub> | Analog Input   | Unbuffered reference voltage shared by Channels A, B, C, and D. Must be decoupled to GND.                                                                                                                                                                                                                                                                                                                                             |
| 7              | 9                | V <sub>REF2</sub> | Analog Input   | Unbuffered reference voltage shared by Channels E, F, G, and H. Must be decoupled to GND.                                                                                                                                                                                                                                                                                                                                             |
| 8              | 10               | GND               | Ground         | Ground reference for all on-chip circuitry.                                                                                                                                                                                                                                                                                                                                                                                           |
| 9              | 11               | V <sub>OUTH</sub> | Analog Output  | Channel H Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10             | 12               | V <sub>OUTG</sub> | Analog Output  | Channel G Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11             | 13               | V <sub>OUTF</sub> | Analog Output  | Channel F Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 12             | 14               | V <sub>OUTE</sub> | Analog Output  | Channel E Analog Output Voltage.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 13             | 15               | SYNC              | Digital Input  | Frame Synchronization Input. When this pin goes low, data is written into the DAC's input shift register on the falling edges of SCLK. After the 16th falling edge of SCLK, a rising edge of \$\overline{SYNC}\$ causes the DAC to be updated. If \$\overline{SYNC}\$ is brought high before the 15th falling edge of SCLK, the rising edge of \$\overline{SYNC}\$ acts as an interrupt and the write sequence is ignored by the DAC. |
| 14             | 16               | SCLK              | Digital Input  | Serial Clock Input. Data is clocked into the input shift register on the falling edges of this pin.                                                                                                                                                                                                                                                                                                                                   |
| 15             | 1                | D <sub>IN</sub>   | Digital Input  | Serial Data Input. Data is clocked into the 16-bit shift register on the falling edges of SCLK after the fall of SYNC.                                                                                                                                                                                                                                                                                                                |
| 16             | 2                | D <sub>OUT</sub>  | Digital Output | Serial Data Output. $D_{OUT}$ is utilized in daisy chain operation and is connected directly to a $D_{IN}$ pin on another DAC128S085. Data is not available at $D_{OUT}$ unless $\overline{SYNC}$ remains low for more than 16 SCLK cycles.                                                                                                                                                                                           |
| 17             |                  | PAD<br>(LLP only) | Ground         | Exposed die attach pad can be connected to ground or left floating. Soldering the pad to the PCB offers optimal thermal performance and enhances package self-alignment during reflow.                                                                                                                                                                                                                                                |

3

# **Absolute Maximum Ratings** (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| •                                                                             |                        |
|-------------------------------------------------------------------------------|------------------------|
| Supply Voltage, V <sub>A</sub>                                                | 6.5V                   |
| Voltage on any Input Pin                                                      | -0.3V to 6.5V          |
| Input Current at Any Pin (Note 3)                                             | 10 mA                  |
| Package Input Current (Note 3)                                                | 30 mA                  |
| Power Consumption at T <sub>A</sub> = 25°C                                    | See (Note 4)           |
| ESD Susceptibility (Note 5) Human Body Model Machine Model Charge Device Mode | 2500V<br>250V<br>1000V |
| Junction Temperature                                                          | +150°C                 |
| Storage Temperature                                                           | -65°C to +150°C        |

# Operating Ratings (Notes 1, 2)

 $\begin{array}{lll} \text{Operating Temperature Range} & -40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +125^{\circ}\text{C} \\ \text{Supply Voltage, V}_{\text{A}} & +2.7\text{V to } 5.5\text{V} \\ \text{Reference Voltage, V}_{\text{REF1,2}} & +0.5\text{V to V}_{\text{A}} \\ \text{Digital Input Voltage (Note 7)} & 0.0\text{V to } 5.5\text{V} \\ \text{Output Load} & 0 \text{ to } 1500 \text{ pF} \\ \text{SCLK Frequency} & \text{Up to } 40 \text{ MHz} \\ \end{array}$ 

## **Package Thermal Resistances**

| Package       | $\theta_{JA}$ |  |  |
|---------------|---------------|--|--|
| 16-Lead LLP   | 38°C/W        |  |  |
| 16-Lead TSSOP | 130°C/W       |  |  |

Soldering process must comply with National Semiconductor's Reflow Temperature Profile specifications. Refer to www.national.com/packaging. (Note 6)

### **Electrical Characteristics**

The following specifications apply for  $V_A = +2.7V$  to +5.5V,  $V_{REF1} = V_{REF2} = V_A$ ,  $C_L = 200$  pF to GND,  $f_{SCLK} = 30$  MHz, input code range 48 to 4047. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}** and all other limits are at  $T_A = 25^{\circ}$ C, unless otherwise specified.

| Symbol          | Parameter                    | Conditions                                     | Typical | Limits<br>(Note 8)  | Units<br>(Limits) |
|-----------------|------------------------------|------------------------------------------------|---------|---------------------|-------------------|
| STATIC PE       | RFORMANCE                    | 3 3°                                           | -10     | •                   |                   |
|                 | Resolution                   | Tom.                                           |         | 12                  | Bits (min)        |
|                 | Monotonicity                 | 132                                            |         | 12                  | Bits (min)        |
| INL             | Integral Non-Linearity       | CO                                             | ±2.0    | ±8                  | LSB (max)         |
| DNL             | Differential Non-Linearity   |                                                | +0.15   | +0.75               | LSB (max)         |
|                 | Differential Non-Linearity   |                                                | -0.09   | -0.4                | LSB (min)         |
| ZE              | Zero Code Error              | $I_{OUT} = 0$                                  | +5      | +15                 | mV (max)          |
| FSE             | Full-Scale Error             | $I_{OUT} = 0$                                  | -0.1    | -0.75               | % FSR (max)       |
| GE              | Gain Error                   |                                                | -0.2    | -1.0                | % FSR (max)       |
| ZCED            | Zero Code Error Drift        |                                                | -20     |                     | μV/°C             |
| TC GE           | Gain Error Tempco            |                                                | -1.0    |                     | ppm/°C            |
| OUTPUT C        | HARACTERISTICS               |                                                |         |                     |                   |
|                 | Output Voltage Range         |                                                |         | 0                   | V (min)           |
|                 | Output Voltage Harrige       |                                                |         | V <sub>REF1,2</sub> | V (max)           |
| I <sub>oz</sub> | High-Impedance Output        |                                                |         | ±1                  | μΑ (max)          |
|                 | Leakage Current (Note 9)     |                                                |         |                     |                   |
|                 |                              | $V_A = 3V, I_{OUT} = 200 \mu A$                | 10      |                     | mV                |
| ZCO             | Zero Code Output             | $V_A = 3V$ , $I_{OUT} = 1$ mA                  | 45      |                     | mV                |
| 200             | Zoro Godo Galpar             | V <sub>A</sub> = 5V, I <sub>OUT</sub> = 200 μA | 8       |                     | mV                |
|                 |                              | $V_A = 5V$ , $I_{OUT} = 1$ mA                  | 34      |                     | mV                |
|                 |                              | $V_A = 3V$ , $I_{OUT} = 200 \mu A$             | 2.984   |                     | V                 |
| FSO             | Full Scale Output            | $V_A = 3V$ , $I_{OUT} = 1$ mA                  | 2.933   |                     | V                 |
| F30             | Full Scale Output            | V <sub>A</sub> = 5V, I <sub>OUT</sub> = 200 μA | 4.987   |                     | V                 |
|                 |                              | V <sub>A</sub> = 5V, I <sub>OUT</sub> = 1 mA   | 4.955   |                     | V                 |
|                 |                              | $V_A = 3V$ , $V_{OUT} = 0V$ ,                  | 50      |                     | A                 |
| ı               | Output Short Circuit Current | Input Code = FFFh                              | -50     |                     | mA                |
| l <sub>os</sub> | (source) (Note 10)           | $V_A = 5V$ , $V_{OUT} = 0V$ ,                  | -60     |                     | mΛ                |
|                 |                              | Input Code = FFFh                              | -60     |                     | mA                |

| Symbol           | Parameter                                        | Conditions                                                                        | s                                | Typical | Limits<br>(Note 8) | Units<br>(Limits) |
|------------------|--------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------|---------|--------------------|-------------------|
|                  | Output Short Circuit Current (sink)              | V <sub>A</sub> = 3V, V <sub>OUT</sub> = 3V,<br>Input Code = 000h                  |                                  | 50      |                    | mA                |
| I <sub>os</sub>  | (Note 10)                                        | $V_A = 5V$ , $V_{OUT} = 5V$ ,<br>Input Code = 000h                                |                                  | 70      |                    | mA                |
| 1                | Continuous Output Current per                    | T <sub>A</sub> = 105°C                                                            |                                  |         | 10                 | mA (max)          |
| I <sub>O</sub>   | channel (Note 9)                                 | T <sub>A</sub> = 125°C                                                            |                                  |         | 6.5                | mA (max)          |
| C                | Maximum Load Capacitance                         | $R_L = \infty$                                                                    |                                  | 1500    |                    | pF                |
| $C_L$            | waximum Load Capacitance                         | $R_L = 2k\Omega$                                                                  |                                  | 1500    |                    | pF                |
| Z <sub>OUT</sub> | DC Output Impedance                              |                                                                                   |                                  | 8       |                    | Ω                 |
| EFERENC          | E INPUT CHARACTERISTICS                          |                                                                                   |                                  |         |                    |                   |
|                  | Input Range Minimum                              |                                                                                   |                                  | 0.5     | 2.7                | V (min)           |
| VREF1,2          | Input Range Maximum                              |                                                                                   |                                  |         | V <sub>A</sub>     | V (max)           |
|                  | Input Impedance                                  |                                                                                   |                                  | 30      |                    | kΩ                |
|                  | UT CHARACTERISTICS                               |                                                                                   |                                  | 1       |                    |                   |
| I <sub>IN</sub>  | Input Current (Note 9)                           |                                                                                   |                                  |         | ±1                 | μA (max           |
| $V_{IL}$         | Input Low Voltage                                | V <sub>A</sub> = 2.7V to 3.6V                                                     |                                  | 1.0     | 0.6                | V (max)           |
|                  |                                                  | V <sub>A</sub> = 4.5V to 5.5V                                                     |                                  | # 1E /P | 0.8                | V (max)           |
| $V_{IH}$         | Input High Voltage                               | V <sub>A</sub> = 2.7V to 3.6V                                                     | %                                | 1.4     | 2.1                | V (min)           |
|                  |                                                  | V <sub>A</sub> = 4.5V to 5.5V                                                     | 96 75                            | 2.0     | 2.4                | V (min)           |
| C <sub>IN</sub>  | Input Capacitance (Note 9)                       |                                                                                   | V3L                              | 100     | 3                  | pF (max           |
| OWER RE          | QUIREMENTS                                       |                                                                                   | 6                                |         | 0.7                | 7//-:->           |
| $V_A$            | Supply Voltage Minimum                           |                                                                                   | _                                |         | 2.7                | V (min)           |
|                  | Supply Voltage Maximum                           |                                                                                   | V <sub>A</sub> = 2.7V            |         | 5.5                | V (max)           |
|                  | Normal Supply Current for supply                 | f <sub>SCLK</sub> = 30 MHz,                                                       | to 3.6V                          | 460     | 560                | μA (max           |
|                  | pin V <sub>A</sub>                               | output unloaded                                                                   | V <sub>A</sub> = 4.5V<br>to 5.5V | 650     | 830                | μΑ (max           |
| I <sub>N</sub>   | Normal Supply Current for V <sub>REF1</sub> or   | f <sub>SCLK</sub> = 30 MHz,                                                       | V <sub>A</sub> = 2.7V<br>to 3.6V | 95      | 130                | μA (max           |
|                  | V <sub>REF2</sub>                                | output unloaded                                                                   | V <sub>A</sub> = 4.5V<br>to 5.5V | 160     | 220                | μA (max           |
|                  | Static Supply Current for supply pin             |                                                                                   | V <sub>A</sub> = 2.7V<br>to 3.6V | 370     |                    | μΑ                |
| I <sub>ST</sub>  | V <sub>A</sub>                                   | output unloaded                                                                   | V <sub>A</sub> = 4.5V<br>to 5.5V | 440     |                    | μΑ                |
| O1               | Static Supply Current for V <sub>REF1</sub> or   | $f_{SCLK} = 0$ , $V_A = 2.7V$ to 3.6V                                             |                                  | 95      |                    | μΑ                |
|                  | V <sub>REF2</sub>                                | output unloaded                                                                   | V <sub>A</sub> = 4.5V<br>to 5.5V | 160     |                    | μА                |
|                  |                                                  | $f_{SCLK} = 30 \text{ MHz}, SYNC = V_A \text{ and } D_{IN} = 0V \text{ after PD}$ | V <sub>A</sub> = 2.7V<br>to 3.6V | 0.2     | 1.5                | μA (max           |
| I <sub>PD</sub>  | Total Power Down Supply Current for all PD Modes | mode loaded                                                                       | V <sub>A</sub> = 4.5V<br>to 5.5V | 0.5     | 3.0                | μA (max           |
|                  | (Note 9)                                         | $f_{SCLK} = 0$ , SYNC = $V_A$ and $D_{IN} = 0V$ after PD mode                     | V <sub>A</sub> = 2.7V<br>to 3.6V | 0.1     | 1.0                | μA (max           |
|                  |                                                  | $V_{A} = 4.5V$ loaded $V_{A} = 4.5V$                                              |                                  | 0.2     | 2.0                | μA (max           |

| Symbol          | Parameter                                                | Condition                                                                           | Typical                          | Limits<br>(Note 8) | Units<br>(Limits) |          |
|-----------------|----------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------|--------------------|-------------------|----------|
|                 |                                                          | f <sub>SCLK</sub> = 30 MHz                                                          | V <sub>A</sub> = 2.7V<br>to 3.6V | 1.95               | 3.0               | mW (max) |
| D               | P <sub>N</sub> Total Power Consumption (output unloaded) | output unloaded                                                                     | V <sub>A</sub> = 4.5V<br>to 5.5V | 4.85               | 7.0               | mW (max) |
| r <sub>N</sub>  |                                                          | f <sub>SCLK</sub> = 0                                                               | V <sub>A</sub> = 2.7V<br>to 3.6V | 1.68               |                   | mW       |
|                 |                                                          | output unloaded                                                                     | V <sub>A</sub> = 4.5V<br>to 5.5V | 3.80               |                   | mW       |
|                 |                                                          | f <sub>SCLK</sub> = 30 MHz, SYNC = V <sub>A</sub> and D <sub>IN</sub> = 0V after PD | V <sub>A</sub> = 2.7V<br>to 3.6V | 0.6                | 5.4               | μW (max) |
| D               | Modes,<br>(Note 9)                                       | mode loaded                                                                         | V <sub>A</sub> = 4.5V<br>to 5.5V | 2.5                | 16.5              | μW (max) |
| P <sub>PD</sub> |                                                          | f <sub>SCLK</sub> = 0, SYNC = V <sub>A</sub> and                                    | V <sub>A</sub> = 2.7V<br>to 3.6V | 0.3                | 3.6               | μW (max) |
|                 |                                                          | D <sub>IN</sub> = 0V after PD mode loaded                                           | V <sub>A</sub> = 4.5V<br>to 5.5V | 1                  | 11                | μW (max) |

**A.C. and Timing Characteristics**The following specifications apply for  $V_A = +2.7V$  to +5.5V,  $V_{REF1,2} = V_A$ ,  $C_L = 200$  pF to GND,  $f_{SCLK} = 30$  MHz, input code range 48 to 4047. **Boldface limits apply for T<sub>MIN</sub> \leq T<sub>AAX</sub> and all other limits are at T<sub>A</sub> = 25°C, unless otherwise specified.** 

| Symbol              | Parameter                                   | Conductions                                                | Typical | Limits<br>(Note 8)        | Units<br>(Limits) |
|---------------------|---------------------------------------------|------------------------------------------------------------|---------|---------------------------|-------------------|
| f <sub>SCLK</sub>   | SCLK Frequency                              |                                                            | 40      | 30                        | MHz (max)         |
| t <sub>s</sub>      | Output Voltage Settling Time (Note 9)       | 400h to C00h code change $R_L = 2k\Omega$ , $C_L = 200 pF$ | 6       | 8.5                       | μs (max)          |
| SR                  | Output Slew Rate                            |                                                            | 1       |                           | V/µs              |
| GI                  | Glitch Impulse                              | Code change from 800h to 7FFh                              | 40      |                           | nV-sec            |
| DF                  | Digital Feedthrough                         |                                                            | 0.5     |                           | nV-sec            |
| DC                  | Digital Crosstalk                           |                                                            | 0.5     |                           | nV-sec            |
| CROSS               | DAC-to-DAC Crosstalk                        |                                                            | 1       |                           | nV-sec            |
| MBW                 | Multiplying Bandwidth                       | $V_{REF1,2} = 2.5V \pm 2Vpp$                               | 360     |                           | kHz               |
| THD+N               | Total Harmonic Distortion Plus Noise        | $V_{REF1,2} = 2.5V \pm 0.5Vpp$<br>100Hz < $f_{IN}$ < 20kHz | -80     |                           | dB                |
| ONSD                | Output Noise Spectral Density               | DAC Code = 800h, 10kHz                                     | 40      |                           | nV/sqrt(Hz)       |
| ON                  | Output Noise                                | BW = 30kHz                                                 | 14      |                           | μV                |
|                     | Wales the Time                              | V <sub>A</sub> = 3V                                        | 3       |                           | μsec              |
| $t_{WU}$            | Wake-Up Time                                | V <sub>A</sub> = 5V                                        | 20      |                           | μsec              |
| 1/f <sub>SCLK</sub> | SCLK Cycle Time                             |                                                            | 25      | 33                        | ns (min)          |
| t <sub>CH</sub>     | SCLK High time                              |                                                            | 7       | 10                        | ns (min)          |
| t <sub>CL</sub>     | SCLK Low Time                               |                                                            | 7       | 10                        | ns (min)          |
|                     | SYNC Set-up Time prior to SCLK              |                                                            | 3       | 10                        | ns (min)          |
| t <sub>SS</sub>     | Falling Edge                                |                                                            |         | 1 / f <sub>SCLK</sub> - 3 | ns (max)          |
| t <sub>DS</sub>     | Data Set-Up Time prior to SCLK Falling Edge |                                                            | 1.0     | 2.5                       | ns (min)          |
| t <sub>DH</sub>     | Data Hold Time after SCLK Falling Edge      |                                                            | 1.0     | 2.5                       | ns (min)          |
|                     | SYNC Hold Time after the 16th falling       |                                                            | 0       | 3                         | ns (min)          |
| t <sub>SH</sub>     | edge of SCLK                                |                                                            |         | 1 / f <sub>SCLK</sub> - 3 | ns (max)          |
| t <sub>SYNC</sub>   | SYNC High Time                              |                                                            | 5       | 15                        | ns (min)          |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.

Note 2: All voltages are measured with respect to GND = 0V, unless otherwise specified.

Note 3: When the input voltage at any pin exceeds 5.5V or is less than GND, the current at that pin should be limited to 10 mA. The 30 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to three.

Note 4: The absolute maximum junction temperature  $(T_J max)$  for this device is 150°C. The maximum allowable power dissipation is dictated by  $T_J max$ , the junction-to-ambient thermal resistance  $(\theta_{JA})$ , and the ambient temperature  $(T_A)$ , and can be calculated using the formula  $P_D MAX = (T_J max - T_A) / \theta_{JA}$ . The values for maximum power dissipation will be reached only when the device is operated in a severe fault condition (e.g., when input or output pins are driven beyond the operating ratings, or the power supply polarity is reversed). Such conditions should always be avoided.

Note 5: Human body model is 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor. Machine model is 220 pF discharged through 0  $\Omega$ . Charge device model simulates a pin slowly acquiring charge (such as from a device sliding down the feeder in an automated assembler) then rapidly being discharged.

Note 6: Reflow temperature profiles are different for lead-free packages.

Note 7: The inputs are protected as shown below. Input voltage magnitudes up to 5.5V, regardless of V<sub>A</sub>, will not cause errors in the conversion result. For example, if V<sub>A</sub> is 3V, the digital input pins can be driven with a 5V logic device.



Note 8: Test limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 9: This parameter is guaranteed by design and/or characterization and is not tested in production.

Note 10: This parameter does not represent a condition which the DAC can sustain continuously. See the continuous output current specification for the maximum DAC output current per channel.

# **Timing Diagrams**



FIGURE 1. Serial Timing Diagram

# **Specification Definitions**

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB, which is  $V_{\rm REF}$  / 4096 =  $V_{\rm A}$  / 4096.

**DAC-to-DAC CROSSTALK** is the glitch impulse transferred to a DAC output in response to a full-scale change in the output of another DAC.

**DIGITAL CROSSTALK** is the glitch impulse transferred to a DAC output at mid-scale in response to a full-scale change in the input register of another DAC.

**DIGITAL FEEDTHROUGH** is a measure of the energy injected into the analog output of the DAC from the digital inputs when the DAC outputs are not updated. It is measured with a full-scale code change on the data bus.

**FULL-SCALE ERROR** is the difference between the actual output voltage with a full scale code (FFFh) loaded into the DAC and the value of  $V_A$  x 4095 / 4096.

**GAIN ERROR** is the deviation from the ideal slope of the transfer function. It can be calculated from Zero and Full-Scale Errors as GE = FSE - ZE, where GE is Gain error, FSE is Full-Scale Error and ZE is Zero Error.

**GLITCH IMPULSE** is the energy injected into the analog output when the input code to the DAC register changes. It is specified as the area of the glitch in nanovolt-seconds.

INTEGRAL NON-LINEARITY (INL) is a measure of the deviation of each individual code from a straight line through the input to output transfer function. The deviation of any given code from this straight line is measured from the center of that code value. The end point method is used. INL for this product is specified over a limited range, per the Electrical Tables.

**LEAST SIGNIFICANT BIT (LSB)** is the bit that has the smallest value or weight of all bits in a word. This value is

 $LSB = V_{REF} / 2^{n}$ 

where  $V_{\text{REF}}$  is the supply voltage for this product, and "n" is the DAC resolution in bits, which is 12 for the DAC128S085.

MAXIMUM LOAD CAPACITANCE is the maximum capacitance that can be driven by the DAC with output stability maintained

**MONOTONICITY** is the condition of being monotonic, where the DAC has an output that never decreases when the input code increases.

**MOST SIGNIFICANT BIT (MSB)** is the bit that has the largest value or weight of all bits in a word. Its value is 1/2 of  $V_{\Delta}$ .

**MULTIPLYING BANDWIDTH** is the frequency at which the output amplitude falls 3dB below the input sine wave on  $V_{\text{RFF1-2}}$  with the DAC code at full-scale.

NOISE SPECTRAL DENSITY is the internally generated random noise. It is measured by loading the DAC to mid-scale and measuring the noise at the output.

**POWER EFFICIENCY** is the ratio of the output current to the total supply current. The output current comes from the power supply. The difference between the supply and output currents is the power consumed by the device without a load.

**SETTLING TIME** is the time for the output to settle to within 1/2 LSB of the final value after the input code is updated.

**TOTAL HARMONIC DISTORTION PLUS NOISE (THD+N)** is the ratio of the harmonics plus the noise present at the output of the DACs to the rms level of an ideal sine wave applied to  $V_{\text{REF1.2}}$  with the DAC code at mid-scale.

WAKE-UP TIME is the time for the output to exit power-down mode. This is the time from the rising edge of SYNC to when the output voltage deviates from the power-down voltage of OV.

**ZERO CODE ERROR** is the output error, or voltage, present at the DAC output after a code of 000h has been entered.

# **Transfer Characteristic**



FIGURE 2. Input / Output Transfer Characteristic



9







### 1.0 Functional Description

#### 1.1 DAC ARCHITECTURE

The DAC128S085 is fabricated on a CMOS process with an architecture that consists of switches and resistor strings that are followed by an output buffer. The reference voltages are externally applied at  $V_{\mathsf{REF1}}$  for DAC channels A through D and  $V_{\mathsf{REF2}}$  for DAC channels E through H.

For simplicity, a single resistor string is shown in *Figure 3*. This string consists of 4096 equal valued resistors with a switch at each junction of two resistors, plus a switch to ground. The code loaded into the DAC register determines which switch is closed, connecting the proper node to the amplifier. The input coding is straight binary with an ideal output voltage of:

$$V_{OUTA,B,C,D} = V_{REF1} x (D / 4096)$$
  
 $V_{OUTE,F,G,H} = V_{REF2} x (D / 4096)$ 

where D is the decimal equivalent of the binary code that is loaded into the DAC register. D can take on any value between 0 and 4095. This configuration guarantees that the DAC is monotonic.



FIGURE 3. DAC Resistor String

Since all eight DAC channels of the DAC128S085 can be controlled independently, each channel consists of a DAC register and a 12-bit DAC. Figure 4 is a simple block diagram of an individual channel in the DAC128S085. Depending on the mode of operation, data written into a DAC register causes the 12-bit DAC output to be updated or an additional command is required to update the DAC output. Further description of the modes of operation can be found in the Serial Interface description.



FIGURE 4. Single Channel Block Diagram

#### 1.2 OUTPUT AMPLIFIERS

The output amplifiers are rail-to-rail, providing an output voltage range of 0V to  $V_A$  when the reference is  $V_A$ . All amplifiers, even rail-to-rail types, exhibit a loss of linearity as the output approaches the supply rails (0V and  $V_A$ , in this case). For this reason, linearity is specified over less than the full output range of the DAC. However, if the reference is less than  $V_A$ , there is only a loss in linearity in the lowest codes.

The output amplifiers are capable of driving a load of  $2 \text{ k}\Omega$  in parallel with 1500 pF to ground or to  $V_A$ . The zero-code and full-scale outputs for given load currents are available in the Electrical Characteristics Table.

#### 1.3 REFERENCE VOLTAGE

The DAC128S085 uses dual external references,  $V_{REF1}$  and  $V_{REF2}$ , that are shared by channels A, B, C, D and channels E, F, G, H respectively. The reference pins are not buffered and have an input impedance of 30 k $\Omega$ . It is recommended that  $V_{REF1}$  and  $V_{REF2}$  be driven by voltage sources with low output impedance. The reference voltage range is 0.5V to  $V_A$ , providing the widest possible output dynamic range.

#### 1.4 SERIAL INTERFACE

The three-wire interface is compatible with SPI, QSPI and MICROWIRE, as well as most DSPs and operates at clock rates up to 40 MHz. A valid serial frame contains 16 falling edges of SCLK. See the Timing Diagram for information on a write sequence.

A write sequence begins by bringing the \$\overline{SYNC}\$ line low. Once \$\overline{SYNC}\$ is low, the data on the D\_{IN}\$ line is clocked into the 16-bit serial input register on the falling edges of SCLK. To avoid mis-clocking data into the shift register, it is critical that \$\overline{SYNC}\$ not be brought low on a falling edge of SCLK (see minimum and maximum setup times for \$\overline{SYNC}\$ in the Timing Characteristics and \$Figure 5\$). On the 16th falling edge of SCLK, the last data bit is clocked into the register. The write sequence is concluded by bringing the \$\overline{SYNC}\$ line high. Once \$\overline{SYNC}\$ is high, the programmed function (a change in the DAC channel address, mode of operation and/or register contents) is executed. To avoid mis-clocking data into the shift register, it is critical that \$\overline{SYNC}\$ be brought high between the 16th and 17th falling edges of SCLK (see minimum and maximum hold times for \$\overline{SYNC}\$ in the Timing Characteristics and \$Figure 5\$).



FIGURE 5. CS Setup and Hold Times

If  $\overline{\text{SYNC}}$  is brought high before the 15th falling edge of SCLK, the write sequence is aborted and the data that has been shifted into the input register is discarded. If  $\overline{\text{SYNC}}$  is held low beyond the 17th falling edge of SCLK, the serial data presented at  $D_{\text{IN}}$  will begin to be output on  $D_{\text{OUT}}$ . More information on this mode of operation can be found in the Daisy Chain Section. In either case,  $\overline{\text{SYNC}}$  must be brought high for the minimum specified time before the next write sequence is initiated with a falling edge of  $\overline{\text{SYNC}}$ .

Since the  $D_{\rm IN}$  buffer draws more current when it is high, it should be idled low between write sequences to minimize power consumption. On the other hand,  $\overline{\rm SYNC}$  should be

idled high to avoid the activation of daisy chain operation where  $\mathbf{D}_{\text{OUT}}$  is active.

#### 1.5 DAISY CHAIN OPERATION

Daisy chain operation allows communication with any number of DAC128S085s using a single serial interface. As long as the correct number of data bits are input in a write sequence (multiple of sixteen bits), a rising edge of \$\overline{SYNC}\$ will properly update all DACs in the system.

To support multiple devices in a daisy chain configuration, SCLK and  $\overline{\text{SYNC}}$  are shared across all DAC128S085s and D<sub>OUT</sub> of the first DAC in the chain is connected to D<sub>IN</sub> of the second. Figure 6 shows three DAC128S085s connected in daisy chain fashion. Similar to a single channel write sequence, the conversion for a daisy chain operation begins on a falling edge of  $\overline{\text{SYNC}}$  and ends on a rising edge of  $\overline{\text{SYNC}}$ . A valid write sequence for n devices in a chain requires n times 16 falling edges to shift the entire input data stream through the chain. Daisy chain operation is guaranteed for a maximum SCLK speed of 30MHz.

The serial data output pin,  $D_{OUT}$ , is available on the DAC128S085 to allow daisy-chaining of multiple DAC128S085 devices in a system. In a write sequence,  $D_{OUT}$  remains low for the first fourteen falling edges of SCLK before going high on the fifteenth falling edge. Subsequently, the next sixteen falling edges of SCLK will output the first sixteen data bits entered into  $D_{IN}$ . Figure 7 shows the timing of three DAC128S085s in Figure 6. In this instance, It takes forty-eight falling edges of SCLK followed by a rising edge of  $\overline{SYNC}$  to load all three DAC128S085s with the appropriate register data. On the rising edge of  $\overline{SYNC}$ , the programmed function is executed in each DAC128S085 simultaneously.



FIGURE 7. Daisy Chain Timing Diagram

#### **1.6 SERIAL INPUT REGISTER**

The DAC128S085 has two modes of operation plus a few special command operations. The two modes of operation are Write Register Mode (WRM) and Write Through Mode (WTM). For the rest of this document, these modes will be referred to as WRM and WTM. The special command oper-

ations are separate from WRM and WTM because they can be called upon regardless of the current mode of operation. The mode of operation is controlled by the first four bits of the control register, DB15 through DB12. See *Table 1* for a detailed summary.

**TABLE 1. Write Register and Write Through Modes** 

| DB[15:12] | DB[11:0]    | Description of Mode                                      |
|-----------|-------------|----------------------------------------------------------|
| 1000      | xxxxxxxxxxx | WRM: The registers of each DAC Channel can be written to |
|           |             | without causing their outputs to change.                 |
| 1001      | xxxxxxxxxxx | WTM: Writing data to a channel's register causes the DAC |
|           |             | output to change.                                        |

When the DAC128S085 first powers up, the DAC is in WRM. In WRM, the registers of each individual DAC channel can be written to without causing the DAC outputs to be updated. This is accomplished by setting DB15 to "0", specifying the DAC register to be written to in DB[14:12], and entering the new DAC register setting in DB[11:0] (see *Table 2*). The DAC128S085 remains in WRM until the mode of operation is changed to WTM. The mode of operation is changed from WRM to WTM by setting DB[15:12] to "1001". Once in WTM,

writing data to a DAC channel's register causes the DAC's output to be updated as well. Changing a DAC channel's register in WTM is accomplished in the same manner as it is done in WRM. However, in WTM the DAC's register and output are updated at the completion of the command (see *Table 2*). Similarly, the DAC128S085 remains in WTM until the mode of operation is changed to WRM by setting DB[15:12] to "1000".

TABLE 2. Commands Impacted by WRM and WTM

| DB15 | DB[14:12] | DB[11:0]      | Description of Mode                              |
|------|-----------|---------------|--------------------------------------------------|
| 0    | 000       | D11 D10 D1 D0 | WRM: D[11:0] written to ChA's data register only |
|      |           |               | WTM: ChA's output is updated by data in D[11:0]  |
| 0    | 001       | D11 D10 D1 D0 | WRM: D[11:0] written to ChB's data register only |
|      |           |               | WTM: ChB's output is updated by data in D[11:0]  |
| 0    | 010       | D11 D10 D1 D0 | WRM: D[11:0] written to ChC's data register only |
|      |           |               | WTM: ChC's output is updated by data in D[11:0]  |
| 0    | 011       | D11 D10 D1 D0 | WRM: D[11:0] written to ChD's data register only |
|      |           |               | WTM: ChD's output is updated by data in D[11:0]  |
| 0    | 100       | D11 D10 D1 D0 | WRM: D[11:0] written to ChE's data register only |
|      |           |               | WTM: ChE's output is updated by data in D[11:0]  |
| 0    | 101       | D11 D10 D1 D0 | WRM: D[11:0] written to ChF's data register only |
|      |           |               | WTM: ChF's output is updated by data in D[11:0]  |
| 0    | 110       | D11 D10 D1 D0 | WRM: D[11:0] written to ChG's data register only |
|      |           |               | WTM: ChG's output is updated by data in D[11:0]  |
| 0    | 111       | D11 D10 D1 D0 | WRM: D[11:0] written to ChH's data register only |
|      |           |               | WTM: ChH's output is updated by data in D[11:0]  |

As mentioned previously, the special command operations can be exercised at any time regardless of the mode of operation. There are three special command operations. The first command is exercised by setting data bits DB[15:12] to "1010". This allows a user to update multiple DAC outputs simultaneously to the values currently loaded in their respective control registers. This command is valuable if the user wants each DAC output to be at a different output voltage but still have all the DAC outputs change to their appropriate values simultaneously (see *Table 3*).

The second special command allows the user to alter the DAC output of channel A with a single write frame. This command is exercised by setting data bits DB[15:12] to "1011" and data bits DB[11:0] to the desired control register value. It also has the added benefit of causing the DAC outputs of the other channels to update to their current control register values as well. A user may choose to exercise this command to save a write sequence. For example, the user may wish to update several DAC outputs simultaneously, including channel A. In order to accomplish this task in the minimum number of write

frames, the user would alter the control register values of all the DAC channels except channel A while operating in WRM. The last write frame would be used to exercise the special command "Channel A Write Mode". In addition to updating channel A's control register and output to a new value, all of the other channels would be updated as well. At the end of this sequence of write frames, the DAC128S085 would still be operating in WRM (see *Table 3*).

The third special command allows the user to set all the DAC control registers and outputs to the same level. This command is commonly referred to as "broadcast" mode since the same data bits are being broadcast to all of the channels simultaneously. This command is exercised by setting data bits DB[15:12] to "1100" and data bits DB[11:0] to the value that the user wishes to broadcast to all the DAC control registers. Once the command is exercised, each DAC output is updated by the new control register value. This command is frequently used to set all the DAC outputs to some known voltage such as 0V,  $V_{\rm REF}/2$ , or Full Scale. A summary of the commands can be found in *Table 3*.

**TABLE 3. Special Command Operations** 

| DB[15:12] | DB[11:0]      | Description of Mode                                                                                                                                                                                               |
|-----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1010      | XXXXHGFEDCBA  | Update Select: The DAC outputs of the channels selected with a "1" in DB[7:0] are updated simultaneously to the values in their respective control registers.                                                     |
| 1011      | D11 D10 D1 D0 | Channel A Write: Channel A's control register and DAC output are updated to the data in DB[11:0]. The outputs of the other seven channels are also updated according to their respective control register values. |
| 1100      | D11 D10 D1 D0 | Broadcast: The data in DB[11:0] is written to all channels' control register and DAC output simultaneously.                                                                                                       |

#### 1.7 POWER-ON RESET

The power-on reset circuit controls the output voltages of the eight DACs during power-up. Upon application of power, the DAC registers are filled with zeros and the output voltages are set to 0V. The outputs remain at 0V until a valid write sequence is made.

#### 1.8 POWER-DOWN MODES

The DAC128S085 has three power-down modes where different output terminations can be selected (see *Table 4*). With all channels powered down, the supply current drops to 0.1  $\mu$ A at 3V and 0.2  $\mu$ A at 5V. By selecting the channels to be powered down in DB[7:0] with a "1", individual channels can be powered down separately or multiple channels can be powered down simultaneously. The three different output ter-

minations include high output impedance, 100k ohm to ground, and 2.5k ohm to ground.

The output amplifiers, resistor strings, and other linear circuitry are all shut down in any of the power-down modes. The bias generator, however, is only shut down if all the channels are placed in power-down mode. The contents of the DAC registers are unaffected when in power-down. Therefore, each DAC register maintains its value prior to the DAC128S085 being powered down unless it is changed during the write sequence which instructed it to recover from power down. Minimum power consumption is achieved in the power-down mode with  $\overline{\text{SYNC}}$  idled high,  $\text{D}_{\text{IN}}$  idled low, and SCLK disabled. The time to exit power-down (Wake-Up Time) is typically 3 µsec at 3V and 20 µsec at 5V.

**TABLE 4. Power-Down Modes** 

| DB[15:12] | DB[11:8] | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Output Impedance |
|-----------|----------|---|---|---|---|---|---|---|---|------------------|
| 1101      | XXXX     | Н | G | F | Е | D | C | В | Α | High-Z outputs   |
| 1110      | XXXX     | Н | G | F | Е | D | С | В | Α | 100 kΩ outputs   |
| 1111      | XXXX     | Н | G | F | Е | D | С | В | Α | 2.5 kΩ outputs   |

# 2.0 Applications Information

#### 2.1 EXAMPLES PROGRAMMING THE DAC128S085

This section will present the step-by-step instructions for programming the serial input register.

#### 2.1.1 Updating DAC Outputs Simultaneously

When the DAC128S085 is first powered on, the DAC is operating in Write Register Mode (WRM). Operating in WRM allows the user to program the registers of multiple DAC channels without causing the DAC outputs to be updated. As an example, here are the steps for setting Channel A to a full scale output, Channel B to three-quarters full scale, Channel C to half-scale, Channel D to one-quarter full scale and having all the DAC outputs update simultaneously.

As stated previously, the DAC128S085 powers up in WRM. If the device was previously operating in Write Through Mode (WTM), an extra step to set the DAC into WRM would be required. First, the DAC registers need to be programmed to the desired values. To set Channel A to an output of full scale, write "OFFF" to the control register. This will update the data register for Channel A without updating the output of Channel A. Second, set Channel B to an output of three-quarters full scale by writing "1C00" to the control register. This will update the data register for Channel B. Once again, the output of Channel B and Channel A will not be updated since the DAC is operating in WRM. Third, set Channel C to half scale by writing "2800" to the control register. Fourth, set Channel D to one-quarter full scale by writing "3400" to the control register. Finally, update all four DAC channels simultaneously by writing "A00F" to the control register. This procedure allows the user to update four channels simultaneously with five steps.

Since Channel A was one of the DACs to be updated, one command step could have been saved by writing to Channel A last. This is accomplished by writing to Channel B, C, and D first and using the the special command "Channel A Write"

to update Channel A's DAC register and output. This special command has the added benefit of updating all DAC outputs while updating Channel A. With this sequence of commands, the user was able to update four channels simultaneously with four steps. A summary of this command can be found in *Table* 3.

#### 2.1.2 Updating DAC Outputs Independently

If the DAC128S085 is currently operating in WRM, change the mode of operation to WTM by writing "9XXX" to the control register. Once the DAC is operating in WTM, any DAC channel can be updated in one step. For example, if a design required Channel G to be set to half scale, the user can write "6800" to the control register and Channel G's data register and DAC output will be updated. Similarly, if Channel F's output needed to be set to full scale, "5FFF" would need to be written to the control register. Channel A is the only channel that has a special command that allows its DAC output to be updated in one command regardless of the mode of operation. Setting Channel A's DAC output to full scale could be accomplished in one step by writing "BFFF" to the control register.

#### 2.2 USING REFERENCES AS POWER SUPPLIES

While the simplicity of the DAC128S085 implies ease of use, it is important to recognize that the path from the reference input ( $V_{REF1,2}$ ) to the DAC outputs will have zero Power Supply Rejection Ratio (PSRR). Therefore, it is necessary to provide a noise-free supply voltage to  $V_{REF1,2}$ . In order to utilize the full dynamic range of the DAC128S085, the supply pin ( $V_A$ ) and  $V_{REF1,2}$  can be connected together and share the same supply voltage. Since the DAC128S085 consumes very little power, a reference source may be used as the reference input and/or the supply voltage. The advantages of using a reference source over a voltage regulator are accuracy and stability. Some low noise regulators can also be used. Listed below are a few reference and power supply options for the DAC128S085.

#### 2.2.1 LM4132

The LM4132, with its  $\pm 0.05\%$  accuracy over temperature, is a good choice as a reference source for the DAC128S085. The 4.096V version is useful if a 0V to 4.095V output range is desirable. Bypassing the LM4132 voltage input pin with a 4.7 $\mu$ F capacitor and the voltage output pin with a 4.7 $\mu$ F capacitor will improve stability and reduce output noise. The LM4132 comes in a space-saving 5-pin SOT23.



FIGURE 8. The LM4132 as a power supply

#### 2.2.2 LM4050

Available with accuracy of  $\pm 0.1\%$ , the LM4050 shunt reference is also a good choice as a reference for the DAC128S085. It is available in 4.096V and 5V versions and comes in a space-saving 3-pin SOT23.



FIGURE 9. The LM4050 as a power supply

The minimum resistor value in the circuit of *Figure 9* must be chosen such that the maximum current through the LM4050 does not exceed its 15 mA rating. The conditions for maximum current include the input voltage at its maximum, the LM4050 voltage at its minimum, and the DAC128S085 drawing zero current. The maximum resistor value must allow the LM4050 to draw more than its minimum current for regulation plus the maximum DAC128S085 current in full operation. The conditions for minimum current include the input voltage at its minimum, the LM4050 voltage at its maximum, the resistor value at its maximum due to tolerance, and the DAC128S085 draws its maximum current. These conditions can be summarized as

$$R(min) = (V_{IN}(max) - V_{Z}(min))/I_{Z}(max)$$

and

$$R(max) = (V_{IN}(min) - V_{Z}(max)) / ((I_{DAC}(max) + I_{Z}(min))$$

where  $V_Z(min)$  and  $V_Z(max)$  are the nominal LM4050 output voltages  $\pm$  the LM4050 output tolerance over temperature,  $I_Z(max)$  is the maximum allowable current through the LM4050,  $I_Z(min)$  is the minimum current required by the LM4050 for proper regulation, and  $I_{DAC}(max)$  is the maximum DAC128S085 supply current.

#### 2.2.3 LP3985

The LP3985 is a low noise, ultra low dropout voltage regulator with a  $\pm 3\%$  accuracy over temperature. It is a good choice for applications that do not require a precision reference for the DAC128S085. It comes in 3.0V, 3.3V and 5V versions, among others, and sports a low 30  $\mu V$  noise specification at low frequencies. Since low frequency noise is relatively difficult to filter, this specification could be important for some applications. The LP3985 comes in a space-saving 5-pin SOT23 and 5-bump micro SMD packages.



FIGURE 10. Using the LP3985 regulator

An input capacitance of  $1.0\mu F$  without any ESR requirement is required at the LP3985 input, while a  $1.0\mu F$  ceramic capacitor with an ESR requirement of  $5m\Omega$  to  $500m\Omega$  is required at the output. Careful interpretation and understanding of the capacitor specification is required to ensure correct device operation.

#### 2.2.4 LP2980

The LP2980 is an ultra low dropout regulator with a  $\pm 0.5\%$  or  $\pm 1.0\%$  accuracy over temperature, depending upon grade. It is available in 3.0V, 3.3V and 5V versions, among others.



FIGURE 11. Using the LP2980 regulator

Like any low dropout regulator, the LP2980 requires an output capacitor for loop stability. This output capacitor must be at least 1.0µF over temperature, but values of 2.2µF or more will provide even better performance. The ESR of this capacitor should be within the range specified in the LP2980 data sheet. Surface-mount solid tantalum capacitors offer a good combi-

nation of small size and low ESR. Ceramic capacitors are attractive due to their small size but generally have ESR values that are too low for use with the LP2980. Aluminum electrolytic capacitors are typically not a good choice due to their large size and high ESR values at low temperatures.

#### 2.3 BIPOLAR OPERATION

The DAC128S085 is designed for single supply operation and thus has a unipolar output. However, a bipolar output may be achieved with the circuit in *Figure 12*. This circuit will provide an output voltage range of  $\pm 5$  Volts. A rail-to-rail amplifier should be used if the amplifier supplies are limited to  $\pm 5$ V.



FIGURE 12. Bipolar Operation

The output voltage of this circuit for any code is found to be  $V_O = (V_A \times (D / 4096) \times ((R1 + R2) / R1) - V_A \times R2 / R1)$  where D is the input code in decimal form. With  $V_A = 5V$  and R1 = R2,

$$V_O = (10 \times D / 4096) - 5V$$

A list of rail-to-rail amplifiers suitable for this application are indicated in *Table 5*.

TABLE 5. Some Rail-to-Rail Amplifiers

| AMP     | PKGS    | Typ V <sub>OS</sub> | Typ I <sub>SUPPLY</sub> |
|---------|---------|---------------------|-------------------------|
| LMP7701 | SOT23-5 | ±37 μV              | 0.79 mA                 |
| LMV841  | SOT23-5 | –17 μV              | 1.11 mA                 |
| LMC7111 | SOT23-5 | 900 μV              | 25 μΑ                   |
| LM7301  | SOT23-5 | 30 μV               | 620 µA                  |
| LM8261  | SOT23-5 | 700 μV              | 1 mA                    |

#### 2.4 VARIABLE CURRENT SOURCE OUTPUT

The DAC128S085 is a voltage output DAC but can be easily converted to a current output with the addition of an opamp. In *Figure 13*, one of the channels of the DAC128S085 is converted to a variable current source capable of sourcing up to 40mA



**FIGURE 13. Variable Current Source** 

The output current of this circuit  $(I_O)$  for any DAC code is found to be

$$I_{O} = (V_{REF} \ x \ (D \ / \ 4096) \ x \ (R_{2}) \ / \ (R_{1} \ x \ R_{B})$$
 where D is the input code in decimal form and  $R_{2} = R_{A} + R_{B}$ .

#### 2.5 APPLICATION CIRCUITS

The following figures are examples of the DAC128S085 in typical application circuits. These circuits are basic and will generally require modification for specific circumstances.

#### 2.5.1 Industrial Application

Figure 14 shows the DAC128S085 controlling several different circuits in an industrial setting. Channel A is shown providing the reference voltage to the ADC121S625, one of National Semiconductor's general purpose Analog-to-Digital Converters (ADCs). The reference for the ADC121S625 may be set to any voltage from 0.2V to 5.5V, providing the widest dynamic range possible. Typically, the ADC121S625 will be monitoring a sensor and would benefit from the ADC's reference voltage being adjustable. Channel B is providing the drive or supply voltage for a sensor. By having the sensor supply voltage adjustable, the output of the sensor can be optimized to the input level of the ADC monitoring it. Channel C is defined to adjust the offset or gain of an amplifier stage in the system. Channel D is configured with an opamp to provide an adjustable current source. Being able to convert one of the eight channels of the DAC128S085 to a current output eliminates the need for a separate current output DAC to be added to the circuit. Channel E, in conjunction with an opamp, provides a bipolar output swing for devices requiring control voltages that are centered around ground. Channel F and G are used to set the upper and lower limits for a range detector. Channel H is reserved for providing voltage control or acting as a voltage setpoint.

18



**FIGURE 14. Industrial Application** 

#### 2.5.2 ADC Reference

Figure 15 shows Channel A of the DAC128S085 providing the drive or supply voltage for a bridge sensor. By having the sensor supply voltage adjustable, the output of the sensor can be optimized to the input level of the ADC monitoring it. The output of the sensor is amplified by a fixed gain amplifier stage with a differential gain of  $1+2\times(R_{\rm F}/R_{\rm I})$ . The advantage of this amplifier configuration is the high input impedance seen by the output of the bridge sensor. The disadvantage is the poor common-mode rejection ratio (CMRR). The common-mode voltage ( $V_{\rm CM}$ ) of the bridge sensor is half of Channel A's DAC output. The  $V_{\rm CM}$  is amplified by a gain of 1V/V by the amplifier stage and thus becomes the bias voltage for the input of the ADC121S705. Channel B of the DAC128S085 is providing the reference voltage to the ADC121S705. The reference for the ADC121S705 may be set to any voltage from 1V to 5V, providing the widest dynamic range possible.

The reference voltage for Channel A and B is powered by an external 5V power supply. Since the 5V supply is common to

the sensor supply voltage and the reference voltage of the ADC, fluctuations in the value of the 5V supply will have a minimal effect on the digital output code of the ADC. This type of configuration is often referred to as a "Ratio-metric" design. For example, an increase of 5% to the 5V supply will cause the sensor supply voltage to increase by 5%. This causes the gain or sensitivity of the sensor to increase by 5%. The gain of the amplifier stage is unaffected by the change in supply voltage. The ADC121S705 on the other hand, also experiences a 5% increase to its reference voltage. This causes the size of the ADC's least significant bit (LSB) to increase by 5%. As a result of the sensor's gain increasing by 5% and the LSB size of the ADC increasing by the same 5%, there is no net effect on the circuit's performance. It is assumed that the amplifier gain is set low enough to allow for a 5% increase in the sensor output. Otherwise, the increase in the sensor output level may cause the output of the amplifiers to clip.



FIGURE 15. Driving an ADC Reference

#### 2.5.3 Programmable Attenuator

Figure 16 shows one of the channels of the DAC128S085 being used as a single-quadrant multiplier. In this configuration, an AC or DC signal can be driven into one of the reference pins. The SPI interface of the DAC can be used to digitally attenuate the signal to any level from 0dB (full scale) to 0V. This is accomplished without adding any noticeable level of noise to the signal. An amplifier stage is shown in Figure 16 as a reference for applications where the input signal requires amplification. Note how the AC signal in this application is ac-coupled to the amplifier before being amplified. A separate bias voltage is used to set the common-mode voltage for the DAC128S085's reference input to  $V_{\rm A}/2$ , allowing the largest possible input swing. The multiplying bandwidth of  $V_{\rm REF1,2}$  is 360kHz with a  $V_{\rm CM}$  of 2.5V and a peak-to-peak signal swing of 2V.



FIGURE 16. Programmable Attenuator

#### 2.6 DSP/MICROPROCESSOR INTERFACING

Interfacing the DAC128S085 to microprocessors and DSPs is quite simple. The following guidelines are offered to hasten the design process.

#### 2.6.1 ADSP-2101/ADSP2103 Interfacing

Figure 17 shows a serial interface between the DAC128S085 and the ADSP-2101/ADSP2103. The DSP should be set to operate in the SPORT Transmit Alternate Framing Mode. It is programmed through the SPORT control register and should be configured for Internal Clock Operation, Active Low Framing and 16-bit Word Length. Transmission is started by writing a word to the Tx register after the SPORT mode has been enabled.



FIGURE 17. ADSP-2101/2103 Interface

#### 2.6.2 80C51/80L51 Interface

A serial interface between the DAC128S085 and the 80C51/80L51 microcontroller is shown in Figure 18. The

SYNC signal comes from a bit-programmable pin on the microcontroller. The example shown here uses port line P3.3. This line is taken low when data is transmitted to the DAC128S085. Since the 80C51/80L51 transmits 8-bit bytes, only eight falling clock edges occur in the transmit cycle. To load data into the DAC, the P3.3 line must be left low after the first eight bits are transmitted. A second write cycle is initiated to transmit the second byte of data, after which port line P3.3 is brought high. The 80C51/80L51 transmit routine must recognize that the 80C51/80L51 transmits data with the LSB first while the DAC128S085 requires data with the MSB first.



FIGURE 18, 80C51/80L51 Interface

#### 2.6.3 68HC11 Interface

A serial interface between the DAC128S085 and the 68HC11 microcontroller is shown in *Figure 19*. The SYNC line of the DAC128S085 is driven from a port line (PC7 in the figure), similar to the 80C51/80L51.

The 68HC11 should be configured with its CPOL bit as a zero and its CPHA bit as a one. This configuration causes data on the MOSI output to be valid on the falling edge of SCLK. PC7 is taken low to transmit data to the DAC. The 68HC11 transmits data in 8-bit bytes with eight falling clock edges. Data is transmitted with the MSB first. PC7 must remain low after the first eight bits are transferred. A second write cycle is initiated to transmit the second byte of data to the DAC, after which PC7 should be raised to end the write sequence.



FIGURE 19. 68HC11 Interface

#### 2.6.4 Microwire Interface

Figure 20 shows an interface between a Microwire compatible device and the DAC128S085. Data is clocked out on the rising edges of the SK signal. As a result, the SK of the Microwire device needs to be inverted before driving the SCLK of the DAC128S085.



FIGURE 20. Microwire Interface

#### 2.7 LAYOUT, GROUNDING, AND BYPASSING

For best accuracy and minimum noise, the printed circuit board containing the DAC128S085 should have separate analog and digital areas. The areas are defined by the locations of the analog and digital power planes. Both of these planes should be located in the same board layer. A single ground plane is preferred if digital return current does not flow through the analog ground area. Frequently a single ground plane design will utilize a "fencing" technique to prevent the mixing of analog and digital ground current. Separate ground planes should only be utilized when the fencing technique is inadequate. The separate ground planes must be connected in one place, preferably near the DAC128S085. Special care is required to guarantee that digital signals with fast edge rates do not pass over split ground planes. They must always have a continuous return path below their traces.

For best performance, the DAC128S085 power supply should be bypassed with at least a  $1\mu F$  and a  $0.1\mu F$  capacitor. The

 $0.1\mu F$  capacitor needs to be placed right at the device supply pin. The  $1\mu F$  or larger valued capacitor can be a tantalum capacitor while the  $0.1\mu F$  capacitor needs to be a ceramic capacitor with low ESL and low ESR. If a ceramic capacitor with low ESL and low ESR is used for the  $1\mu F$  value and it can be placed right at the supply pin, the  $0.1\mu F$  capacitor can be eliminated. Capacitors of this nature typically span the same frequency spectrum as the  $0.1\mu F$  capacitor and thus eliminate the need for the extra capacitor. The power supply for the DAC128S085 should only be used for analog circuits. It is also advisable to avoid the crossover of analog and digital signals. This helps minimize the amount of noise from the transitions of the digital signals from coupling onto the sensitive analog signals such as the reference pins and the DAC outputs.



# Physical Dimensions inches (millimeters) unless otherwise noted



16-Lead TSSOP Order Numbers DAC128S085CIMT NS Package Number MTC16

# **Notes**



# **Notes**



THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560