



www.ti.com

SBAS438-MAY 2008

# 18-Bit, Single-Channel, Low-Noise, Voltage-Output DIGITAL-TO-ANALOG CONVERTER

### FEATURES

- Relative Accuracy: ±2 LSB
- 18-Bit Monotonic Over Temperature Range
- Low-Noise: 24nV/<del>/</del>Hz
- Fast Settling: 5μs
- On-Chip Output Buffer Amplifier with Rail-to-Rail Operation
- Single Power Supply: +4.75V to +5.5V
- DAC Loading Control
- Selectable Power-On Reset to Zero-Scale or Midscale
- Power-Down Mode
- Unipolar Straight Binary or 2s Complement Input Mode
- Fast SPI™ Interface with Schmitt-Triggered
  Inputs:
  - Up To 50MHz, 1.8V/3V/5V Logic
- Small Package: QFN-24, 4mm × 4mm

### **APPLICATIONS**

- Industrial Process Control
- Data Acquisition Systems
- Automatic Test Equipment
- Communications
- Optical Networking

## DESCRIPTION

The DAC9881 is an 18-bit, single-channel, voltage-output digital-to-analog converter (DAC) that offers low-power operation and a flexible SPI serial interface. It also features 18-bit monotonicity, excellent linearity, and fast settling time. The on-chip precision output amplifier allows rail-to-rail output swing to be achieved over the full supply range of 4.75V to 5.5V.

The device supports a standard SPI serial interface capable of operating with input data clock frequencies up to 50MHz. The DAC9881 requires an external reference voltage to set the output range of the DAC channel. A programmable power-on reset circuit is also incorporated into the device to ensure that the DAC output powers up at zero-scale or midscale, and remains there until a valid write command.

Additionally, the device has the capability to function in either unipolar straight binary or 2s complement mode. The DAC9881 provides a power-down feature, accessed over the PDN pin, that reduces the current consumption to  $25\mu$ A at 5V. Power consumption is 6mW at 5V, reducing to  $125\mu$ W in power-down mode.

The DAC9881 is available in a 4mm  $\times$  4mm QFN-24 package with a specified operating temperature range of –40°C to +85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPI is a trademark of Motorola, Inc.

All other trademarks are the property of their respective owners.



SBAS438-MAY 2008

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**<sup>(1)</sup>

| PRODUCT | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING |
|---------|------------------|-----------------------|-----------------------------------|--------------------|
| DAC9881 | QFN-24           | RGE                   | –40°C to +85°C                    | DAC9881            |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI website at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                              |                            |       | DAC9881                         | UNIT |
|----------------------------------------------|----------------------------|-------|---------------------------------|------|
| AV <sub>DD</sub> to AGND                     |                            |       | -0.3 to 6                       | V    |
| DV <sub>DD</sub> to DGND                     |                            |       | -0.3 to 6                       | V    |
| IOV <sub>DD</sub> to DGND                    |                            |       | -0.3 to 6                       | V    |
| Digital input voltage to DGND                |                            | a. 3  | -0.3 to IOV <sub>DD</sub> + 0.3 | V    |
| V <sub>OUT</sub> to AGND                     |                            | 8. 3  | -0.3 to AV <sub>DD</sub> + 0.3  | V    |
| Operating temperature range                  |                            | 1. S. | -40 to +85                      | °C   |
| Storage temperature range                    |                            | G     | -65 to +150                     | °C   |
| Maximum junction temperature (T $_{\rm J}$ n | nax)                       |       | +150                            | °C   |
| ESD ratings                                  | Human body model (HBM)     |       | 3000                            | V    |
|                                              | Charged device model (CDM) |       | 1000                            | V    |

(1) Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



**DAC9881** 

### **ELECTRICAL CHARACTERISTICS**

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = DV_{DD} = +4.75V$  to +5.5V,  $IOV_{DD} = +1.8V$  to +5.5V, and gain = 1X mode, unless otherwise noted.

|                                       |                                               |                                                     | DAC9881 |          |                  |                    |
|---------------------------------------|-----------------------------------------------|-----------------------------------------------------|---------|----------|------------------|--------------------|
| PARAMETER                             |                                               | CONDITIONS                                          | MIN     | TYP      | MAX              | UNIT               |
| ACCURACY                              |                                               |                                                     |         |          |                  |                    |
| Linearity error                       | Measured by line pass                         | ing through codes 2048 and 260096                   |         | ±1       | ±2               | LSB                |
| Differential linearity error          | Measured by line pass                         | ing through codes 2048 and 260096                   |         | ±0.5     | ±1               | LSB                |
| Monotonicity                          |                                               |                                                     | 18      |          |                  | Bits               |
| 7                                     | $T_A = +25^{\circ}C$ , code = 20              | 48                                                  |         |          | ±16              | LSB                |
| Zero-scale error                      | $T_{MIN}$ to $T_{MAX}$ , code = 2             | 048                                                 |         |          | ±32              | LSB                |
| Zero-scale drift                      | Code = 2048                                   |                                                     |         | ±0.5     | ±1               | ppm/°C of FSR      |
| Gain error                            | $T_A = +25^{\circ}C$ , measured<br>and 260096 | by line passing through codes 2048                  |         | ±16      | ±32              | LSB                |
| Gain temperature drift                | Measured by line pass                         | ing through codes 2048 and 260096                   |         | ±0.5     | ±1               | ppm/°C             |
| PSRR                                  | $V_{OUT}$ = full-scale, $AV_{DE}$             | $_{0} = +5V \pm 10\%$                               |         |          | 32               | LSB/V              |
| ANALOG OUTPUT <sup>(1)</sup>          | ·                                             |                                                     |         |          |                  |                    |
| Voltage output <sup>(2)</sup>         |                                               |                                                     | 0       |          | $AV_{DD}$        | V                  |
| Output voltage drift ve time          | Device operating for 50                       | 00 hours                                            | 3 15    | 5        |                  | ppm of FSR         |
| Output voltage unit vs time           | Device operating for 10                       | 000 hours                                           | - 10    | 8        |                  | ppm of FSR         |
| Output current                        |                                               | 1.                                                  |         | 2.5      |                  | mA                 |
| Maximum load capacitance              |                                               | 38 33                                               |         | 200      |                  | pF                 |
| Short-circuit current                 |                                               |                                                     | +       | -31, –50 |                  | mA                 |
| REFERENCE INPUT <sup>(1)</sup>        | ·                                             | G                                                   |         |          |                  |                    |
| V <sub>REFH</sub> input voltage range | $AV_{DD} = +5.5V$                             |                                                     | 1.25    | 5.0      | $AV_{DD}$        | V                  |
| V <sub>REFH</sub> input capacitance   |                                               |                                                     |         | 5        |                  | pF                 |
| V <sub>REFH</sub> input impedance     |                                               |                                                     |         | 4.5      |                  | kΩ                 |
| V <sub>REFL</sub> input voltage range |                                               |                                                     | -0.2    | 0        | +0.2             | V                  |
| V <sub>REFL</sub> input capacitance   |                                               |                                                     |         | 4.5      |                  | pF                 |
| V <sub>REFL</sub> input impedance     |                                               |                                                     |         | 5        |                  | kΩ                 |
| DYNAMIC PERFORMANCE <sup>(1)</sup>    |                                               |                                                     |         |          |                  |                    |
| Settling time                         | To ±0.003% FS, R <sub>L</sub> =<br>3C000h     | $10k\Omega$ , C <sub>L</sub> = 50pF, code 04000h to |         | 5        |                  | μs                 |
| Slew rate                             | From 10% to 90% of 0                          | V to +5V                                            |         | 2.5      |                  | V/µs               |
|                                       |                                               | V <sub>REFH</sub> = 5V, gain = 1X mode              |         | 37       |                  | nV-s               |
|                                       |                                               | V <sub>REFH</sub> = 2.5V, gain = 1X mode            |         | 18       |                  | nV-s               |
| Code change glitch                    | Code = 1FFFFh to<br>20000h to 1EFEFh          | V <sub>REFH</sub> = 1.25V, gain = 1X mode           |         | 9        |                  | nV-s               |
|                                       | 20000110 1777711                              | V <sub>REFH</sub> = 2.5V, gain = 2X mode            |         | 21       |                  | nV-s               |
|                                       | V <sub>REFH</sub> = 1.25V, gain = 2X mode     |                                                     |         | 10       |                  | nV-s               |
| Digital feedthrough                   |                                               |                                                     | 1       |          | nV-s             |                    |
| Output poice veltage dec-it:          | f = 1kHz to 100kHz,                           | Gain = 1                                            |         | 24       | 30               | nV/√ <del>Hz</del> |
| Output noise voitage density          | full-scale output                             | Gain = 2                                            |         | 40       | 48               | nV/√ <del>Hz</del> |
| Output noise voltage                  | f = 0.1Hz to 10Hz, full-                      |                                                     | 2       |          | μV <sub>PP</sub> |                    |

Ensured by design. Not production tested.
 The output from the V<sub>OUT</sub> pin = [(V<sub>REFH</sub> - V<sub>REFL</sub>)/262144] × CODE × Buffer GAIN + V<sub>REFL</sub>. The maximum range of V<sub>OUT</sub> is 0V to AV<sub>DD</sub>. The full-scale of the output must be less than AV<sub>DD</sub>; otherwise, output saturation occurs.



SBAS438-MAY 2008

www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = DV_{DD} = +4.75V$  to +5.5V,  $IOV_{DD} = +1.8V$  to +5.5V, and gain = 1X mode, unless otherwise noted.

|                                           |                                                              | DAC9881          |     |                  |      |  |  |  |
|-------------------------------------------|--------------------------------------------------------------|------------------|-----|------------------|------|--|--|--|
| PARAMETER                                 | CONDITIONS                                                   | MIN              | TYP | MAX              | UNIT |  |  |  |
| DIGITAL INPUTS <sup>(3)</sup>             |                                                              |                  |     |                  |      |  |  |  |
|                                           | $IOV_{DD} = 4.5V$ to $5.5V$                                  | 3.8              |     | $IOV_{DD} + 0.3$ | V    |  |  |  |
| High-level input voltage, $V_{\rm IH}$    | IOV <sub>DD</sub> = 2.7V to 3.3V                             | 2.1              |     | $IOV_{DD} + 0.3$ | V    |  |  |  |
|                                           | IOV <sub>DD</sub> = 1.7V to 2.0V                             | 1.5              |     | $IOV_{DD} + 0.3$ | V    |  |  |  |
|                                           | $IOV_{DD} = 4.5V$ to $5.5V$                                  | -0.3             |     | 0.8              | V    |  |  |  |
| Low-level input voltage, $V_{\rm IL}$     | $IOV_{DD} = 2.7V$ to $3.3V$                                  | -0.3             |     | 0.6              | V    |  |  |  |
|                                           | IOV <sub>DD</sub> = 1.7V to 2.0V                             | -0.3             |     | 0.3              | V    |  |  |  |
| Digital input current (IIN)               |                                                              |                  | ±1  | ±10              | μΑ   |  |  |  |
| Digital input capacitance                 |                                                              |                  | 5   |                  | pF   |  |  |  |
| DIGITAL OUTPUT <sup>(3)</sup>             | ·                                                            |                  |     |                  |      |  |  |  |
| High lovel output veltage V               | $IOV_{DD} = 2.7V$ to 5.5V, $I_{OH} = -1mA$                   | $IOV_{DD} - 0.2$ |     |                  | V    |  |  |  |
| nightever output voltage, v <sub>OH</sub> | $IOV_{DD} = 1.7V$ to 2.0V, $I_{OH} = -500\mu A$              | $IOV_{DD} - 0.2$ |     |                  | V    |  |  |  |
|                                           | $IOV_{DD} = 2.7V$ to 5.5V, $I_{OL} = 1mA$                    | A.               |     | 0.2              | V    |  |  |  |
| Low-level output voltage, vol             | $IOV_{DD}$ = 1.7 to 2.0V, $I_{OL}$ = 500 $\mu$ A             | A The            |     | 0.2              | V    |  |  |  |
| POWER SUPPLY                              |                                                              | 2 12 1           |     |                  |      |  |  |  |
| AV <sub>DD</sub>                          | a                                                            | +4.75            |     | +5.5             | V    |  |  |  |
| DV <sub>DD</sub>                          | 26 3                                                         | +4.75            |     | +5.5             | V    |  |  |  |
| IOV <sub>DD</sub>                         | 136                                                          | +1.7             |     | $DV_DD$          | V    |  |  |  |
| Al <sub>DD</sub>                          | V <sub>IH</sub> = IOV <sub>DD</sub> , V <sub>IL</sub> = DGND |                  |     | 1.5              | mA   |  |  |  |
| DI <sub>DD</sub>                          | $V_{IH} = IOV_{DD}, V_{IL} = DGND$                           |                  | 1   | 10               | μΑ   |  |  |  |
| IOI <sub>DD</sub>                         | $V_{IH} = IOV_{DD}, V_{IL} = DGND$                           |                  | 1   | 10               | μΑ   |  |  |  |
| AI <sub>DD</sub> power-down               | $PDN = IOV_{DD}$                                             |                  | 25  | 50               | μΑ   |  |  |  |
| Power dissipation                         | $AV_{DD} = DV_{DD} = 5.0V$                                   |                  | 6   | 7.5              | mW   |  |  |  |
| TEMPERATURE RANGE                         | TEMPERATURE RANGE                                            |                  |     |                  |      |  |  |  |
| Specified performance                     |                                                              | -40              |     | +85              | °C   |  |  |  |

(3) Ensured by design. Not production tested.



#### www.ti.com

SBAS438-MAY 2008



(1) The thermal pad is internally connected to the substrate. This pad can be connected to the analog ground or left floating. Keep the thermal pad separate from the digital ground, if possible.

### TERMINAL FUNCTIONS

3

| TERMINAL |                      |     |                                                                                                                                                                                                                                                                                                                                                     |  |
|----------|----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO.      | NAME                 | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                         |  |
| 1        | SCLK                 | I   | SPI bus serial clock input                                                                                                                                                                                                                                                                                                                          |  |
| 2        | SDI                  | I   | SPI bus serial data input                                                                                                                                                                                                                                                                                                                           |  |
| 3        | LDAC                 | I   | Load DAC latch control input (active low). When LDAC is low, the DAC latch is transparent, and the contents of the input register are transferred to the DAC latch. The DAC output changes to the corresponding level simultaneously when the DAC latch is updated.                                                                                 |  |
| 4        | AGND                 | I   | Analog ground                                                                                                                                                                                                                                                                                                                                       |  |
| 5        | AV <sub>DD</sub>     | I   | Analog power supply                                                                                                                                                                                                                                                                                                                                 |  |
| 6        | V <sub>REFL</sub> -S | I   | Reference low input sense                                                                                                                                                                                                                                                                                                                           |  |
| 7        | V <sub>REFH</sub> -S | I   | Reference high input sense                                                                                                                                                                                                                                                                                                                          |  |
| 8        | V <sub>OUT</sub>     | 0   | Output of output buffer                                                                                                                                                                                                                                                                                                                             |  |
| 9        | R <sub>FB</sub>      | I   | Feedback resistor connected to the inverting input of the output buffer.                                                                                                                                                                                                                                                                            |  |
| 10       | V <sub>REFL</sub> -F | I   | Reference low input force                                                                                                                                                                                                                                                                                                                           |  |
| 11       | V <sub>REFH</sub> -F | I   | Reference high input force                                                                                                                                                                                                                                                                                                                          |  |
| 12       | NC                   | —   | Do not connect.                                                                                                                                                                                                                                                                                                                                     |  |
| 13       | NC                   | —   | Do not connect.                                                                                                                                                                                                                                                                                                                                     |  |
| 14       | RSTSEL               | I   | Selects the value of the output from the $V_{OUT}$ pin after power-on or hardware reset. If RSTSEL = IOV <sub>DD</sub> , then register data = 20000h. If RSTSEL = DGND, then register data = 00000h.                                                                                                                                                |  |
| 15       | GAIN                 | I   | Buffer gain setting. Gain = 1 when the pin is connected to DGND; Gain = 2 when the pin is connected to IOV <sub>DD</sub> .                                                                                                                                                                                                                          |  |
| 16       | USB/BTC              | I   | Input data format selection. Input data are straight binary format when the pin is connected to IOV <sub>DD</sub> , and in twos complement format when the pin is connected to DGND.                                                                                                                                                                |  |
| 17       | RST                  | I   | Reset input (active low). Logic low on this pin causes the device to perform a reset.                                                                                                                                                                                                                                                               |  |
| 18       | PDN                  | I   | Power-down input (active high). Logic high on this pin forces the device into power-down status. In power-down, the $V_{OUT}$ pin connects to AGND through a 10k $\Omega$ resistor.                                                                                                                                                                 |  |
| 19       | CS                   | I   | SPI bus chip select input (active low). Data bits are not clocked into the serial shift register unless CS is low. When CS is high, SDO is in a high-impedance state.                                                                                                                                                                               |  |
| 20       | SDOSEL               | I   | SPI serial data output selection. When SDOSEL is tied to $IOV_{DD}$ , the contents of the existing input register are shifted out from the SDO pin; this is Stand-Alone mode. When SDOSEL is tied to DGND, the contents in the SPI input shift register are shifted out from the SDO pin; this is Daisy-Chain mode for daisy-chained communication. |  |
| 21       | DV <sub>DD</sub>     | I   | Digital power supply (connect to AV <sub>DD</sub> , pin 5)                                                                                                                                                                                                                                                                                          |  |
| 22       | DGND                 | I   | Digital ground                                                                                                                                                                                                                                                                                                                                      |  |
| 23       | SDO                  | 0   | SPI bus serial data output. Refer to the <i>Timing Diagrams</i> for further detail.                                                                                                                                                                                                                                                                 |  |
| 24       | IOV <sub>DD</sub>    | I   | Interface power. Connect to +1.8V for 1.8V logic, +3V for 3V logic, and to +5V for 5V logic.                                                                                                                                                                                                                                                        |  |

SBAS438-MAY 2008

#### TIMING DIAGRAMS

Case 1: Standalone operation without SDO, LDAC tied low.



Figure 1. Timing Diagram for Standalone Operation without SDO

Texas Instruments

www.ti.com

# TIMING CHARACTERISTICS for Figure 1<sup>(1)(2)(3)</sup>

At -40°C to +85°C, unless otherwise noted.

|                    | PARAMETER                                              | CONDITIONS                                                                                                 | MIN | MAX | UNIT |
|--------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|------|
| £                  | Maximum alagk fraguanay                                | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    |     | 40  | MHz  |
| ISCLK WAXIN        | Maximum clock frequency                                | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   |     | 50  | MHz  |
|                    |                                                        | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 50  |     | ns   |
| t <sub>1</sub>     | Minumum CS nigh time                                   | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   | 30  |     | ns   |
|                    | $\frac{20}{2}$ follows adapt to $201$ K visits and $a$ | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 10  |     | ns   |
| t <sub>2</sub>     | CS failing edge to SCLK rising edge                    | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   | 8   |     | ns   |
|                    | SCLK falling edge to CS falling edge setup             | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 10  |     | ns   |
| ι <sub>3</sub>     | time                                                   | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   | 10  |     | ns   |
|                    |                                                        | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 10  |     | ns   |
| t <sub>4</sub> SCI | SCLK low time                                          | $3.6 \le \text{DV}_{\text{DD}} \le 5.5 \text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$ | 10  |     | ns   |
|                    | SCI // high time                                       | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 15  |     | ns   |
| L5                 | SCLK nigh line                                         | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   | 10  |     | ns   |
|                    |                                                        | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 25  |     | ns   |
| τ <sub>6</sub>     | SCLK cycle time                                        | $3.6 \le \text{DV}_{\text{DD}} \le 5.5\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$  | 20  |     | ns   |
|                    | $SCLV$ riging edge to $\overline{CS}$ riging edge      | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 10  |     | ns   |
| 17                 | SCLK fising edge to CS fising edge                     | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   | 10  |     | ns   |
|                    |                                                        | $2.7 \le DV_{DD} < 3.6V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                     | 8   |     | ns   |
| τ <sub>8</sub>     | input data setup time                                  | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   | 5   |     | ns   |
|                    | long it data hald time                                 | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 5   |     | ns   |
| t <sub>9</sub> In  | Input data hold time                                   | $3.6 \le DV_{DD} \le 5.5V$ , $2.7 \le IOV_{DD} \le DV_{DD}$                                                | 5   |     | ns   |
|                    |                                                        | $2.7 \le DV_{DD} < 3.6V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                     | 10  |     | ns   |
| t <sub>14</sub>    | CS rising edge to LDAC failing edge                    | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   | 5   |     | ns   |
|                    |                                                        | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$    | 15  |     | ns   |
| t <sub>15</sub>    | LDAC pulse width                                       | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                   | 10  |     | ns   |

(1) (2) (3)

All input signals are specified with  $t_R = t_F = 2ns$  (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of IOV<sub>DD</sub>/2. Ensured by design. Not production tested. Sample tested during the initial release and after any redesign or process changes that may affect these parameters.

**DAC9881** 

SBAS438-MAY 2008

#### SBAS438-MAY 2008



Case 1: Standalone operation with output from SDO, LDAC tied low.

Figure 2. Timing Diagram for Standalone Operation with SDO

Texas Instruments

www.ti.com

SBAS438-MAY 2008



#### www.ti.com



Figure 3. Timing Diagram for Daisy Chain Mode, Two Cascaded Devices



SBAS438-MAY 2008

# TIMING CHARACTERISTICS for Figure 2 and Figure 3<sup>(1)(2)(3)</sup>

At -40°C to +85°C, unless otherwise noted.

|                 | PARAMETER                                                     | CONDITIONS                                                                                                              | MIN | MAX | UNIT |
|-----------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|------|
| ,               | Mandanana ala di Guannanana                                   | $2.7 \le DV_{DD} < 3.6V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                                  |     | 20  | MHz  |
| ISCLK           | Maximum clock frequency                                       | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                                |     | 25  | MHz  |
|                 | Minute 20 biological                                          | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 50  |     | ns   |
| t <sub>1</sub>  | Minumum CS high time                                          | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                                | 30  |     | ns   |
|                 | CC falling adapts CCL // vising adapt                         | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 10  |     | ns   |
| t <sub>2</sub>  | CS failing edge to SCLK rising edge                           | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                                | 8   |     | ns   |
|                 | SCLK falling edge to CS falling edge setup                    | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 10  |     | ns   |
| t <sub>3</sub>  | time                                                          | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                                | 10  |     | ns   |
|                 |                                                               | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 25  |     | ns   |
| t <sub>4</sub>  | SCLK low time                                                 | $3.6 \le \text{DV}_{\text{DD}} \le 5.5 \text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$              | 20  |     | ns   |
|                 |                                                               | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 25  |     | ns   |
| t <sub>5</sub>  | SCLK nigh time                                                | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                                | 20  |     | ns   |
|                 |                                                               | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 50  |     | ns   |
| τ <sub>6</sub>  | SCLK cycle time                                               | $3.6 \le \text{DV}_{\text{DD}} \le 5.5 \text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$              | 40  |     | ns   |
|                 | $SCLV$ riging edge to $\overline{CS}$ riging edge             | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 10  |     | ns   |
| ι <sub>7</sub>  | SCLK fishing edge to CS fishing edge                          | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                                | 10  |     | ns   |
|                 | Innut data actus tima                                         | $2.7 \le \text{DV}_{\text{DD}} < 3.6 \text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                | 5   |     | ns   |
| ι <sub>8</sub>  | input data setup time                                         | $3.6 \le DV_{DD} \le 5.5V, 2.7 \le IOV_{DD} \le DV_{DD}$                                                                | 5   |     | ns   |
| +               | Input data hold time                                          | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 5   |     | ns   |
| ıg              |                                                               | $3.6 \le DV_{DD} \le 5.5V$ , $2.7 \le IOV_{DD} \le DV_{DD}$                                                             | 5   |     | ns   |
| +               | SDO active from CS folling edge                               | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 |     | 15  | ns   |
| <b>'</b> 10     | SDO active non CS failing edge                                | $3.6 \le DV_{DD} \le 5.5V$ , $2.7 \le IOV_{DD} \le DV_{DD}$                                                             |     | 10  | ns   |
| +               | SDO data valid from SCLK falling adga                         | $2.7 \leq DV_DD < 3.6V, 2.7 \leq IOV_DD \leq DV_DD$                                                                     |     | 20  | ns   |
| <b>'</b> 11     | SDO data valid from SCER failing edge                         | $3.6 \leq \mathrm{DV}_\mathrm{DD} \leq 5.5 \mathrm{V},  2.7 \leq \mathrm{IOV}_\mathrm{DD} \leq \mathrm{DV}_\mathrm{DD}$ |     | 15  | ns   |
| t               | SDO data hold from SCLK riging edge                           | $2.7 \leq DV_DD < 3.6V,  2.7 \leq IOV_DD \leq DV_DD$                                                                    | 25  |     | ns   |
| <sup>1</sup> 12 | SDO data noid noin SCER haing edge                            | $3.6 \le \text{DV}_{\text{DD}} \le 5.5 \text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$              | 20  |     | ns   |
| t               | SDO High-Z from $\overline{CS}$ rising edge                   | $2.7 \leq \mathrm{DV}_\mathrm{DD} < 3.6 \mathrm{V},  2.7 \leq \mathrm{IOV}_\mathrm{DD} \leq \mathrm{DV}_\mathrm{DD}$    |     | 8   | ns   |
| <sup>1</sup> 13 | SDO High-2 from CS hang edge                                  | $3.6 \le \text{DV}_{\text{DD}} \le 5.5 \text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$              |     | 5   | ns   |
| t               | $\overline{CS}$ rising edge to $\overline{LDAC}$ falling edge | $2.7 \leq \mathrm{DV}_\mathrm{DD} < 3.6 \mathrm{V},  2.7 \leq \mathrm{IOV}_\mathrm{DD} \leq \mathrm{DV}_\mathrm{DD}$    | 10  |     | ns   |
| ·14             |                                                               | $3.6 \le \text{DV}_{\text{DD}} \le 5.5 \text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$              | 5   |     | ns   |
| ter             | LDAC pulse width                                              | $2.7 \le \text{DV}_{\text{DD}} < 3.6\text{V}, 2.7 \le \text{IOV}_{\text{DD}} \le \text{DV}_{\text{DD}}$                 | 15  |     | ns   |
| <sup>1</sup> 15 |                                                               | $3.6 \leq \mathrm{DV}_\mathrm{DD} \leq 5.5 \mathrm{V},  2.7 \leq \mathrm{IOV}_\mathrm{DD} \leq \mathrm{DV}_\mathrm{DD}$ | 10  |     | ns   |

All input signals are specified with t<sub>R</sub> = t<sub>F</sub> = 2ns (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of IOV<sub>DD</sub>/2.
 Ensured by design. Not production tested.
 Sample tested during the initial release and after any redesign or process changes that may affect these parameters.

21-May-2008

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| DAC9881IRGER     | PREVIEW               | VQFN            | RGE                | 24   | 3000           | TBD                     | Call TI          | Call TI                      |
| DAC9881IRGET     | PREVIEW               | VQFN            | RGE                | 24   | 250            | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

- C. Quad Flatpack, No-Leads (QFN) package configuration.
- $\triangle$  The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-220.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |
|-----------------------------|------------------------|--------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              |
| Data Converters             | dataconverter.ti.com   | Automotive         |
| DSP                         | dsp.ti.com             | Broadband          |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    |
| Interface                   | interface.ti.com       | Medical            |
| Logic                       | logic.ti.com           | Military           |
| Power Mgmt                  | power.ti.com           | Optical Networking |
| Microcontrollers            | microcontroller.ti.com | Security           |
| RFID                        | www.ti-rfid.com        | Telephony          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    |
| -                           |                        | Wireless           |

www.ti.com/audio www.ti.com/automotive www.ti.com/broadband www.ti.com/digitalcontrol www.ti.com/medical www.ti.com/military www.ti.com/pticalnetwork www.ti.com/security www.ti.com/security www.ti.com/video www.ti.com/wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated