

April 1999 ADVANCE INFORMATION

# FDD6030BL

## N-Channel PowerTrench™ MOSFET

### **General Description**

This N-Channel Logic level MOSFET is produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the onstate resistance and yet maintain low gate charge for superior switching performance.

### **Applications**

- DC/DC converter
- Motor drives

### **Features**

- 35 A, 30 V.  $R_{DS(ON)} = 0.018 \Omega$  @  $V_{GS} = 10 V$   $R_{DS(ON)} = 0.025 \Omega$  @  $V_{GS} = 4.5 V$ .
- Low gate charge.
- Fast switching speed.
- High performance trench technology for extremely low R<sub>DS/(ON)</sub>.





Absolute Maximum Ratings Tc=25°C unless otherwise noted

| Symbol            | Parameter                                         | Ratings   | Units       |    |
|-------------------|---------------------------------------------------|-----------|-------------|----|
| V <sub>DSS</sub>  | Drain-Source Voltage                              |           | 30          | V  |
| V <sub>GSS</sub>  | Gate-Source Voltage                               |           | ±20         | V  |
| I <sub>D</sub>    | Maximum Drain Current -Continuous                 | (Note 1)  | 35          | Α  |
|                   |                                                   | (Note 1a) | 9           |    |
|                   | Maximum Drain Current -Pulsed                     |           | 100         |    |
| P <sub>D</sub>    | Maximum Power Dissipation @ T <sub>C</sub> = 25°C | (Note 1)  | 44          | W  |
|                   | $T_A = 25^{\circ}C$                               | (Note 1a) | 2.8         |    |
|                   | $T_A = 25^{\circ}C$                               | (Note 1b) | 1.3         |    |
| $T_J$ , $T_{stg}$ | Operating and Storage Junction Temperature        | e Range   | -55 to +150 | °C |

### **Thermal Characteristics**

| $R_{	heta$ JC     | Thermal Resistance, Junction-to- Case    | (Note 1)  | 2.8 | °C/W |
|-------------------|------------------------------------------|-----------|-----|------|
| $R_{\theta^{JA}}$ | Thermal Resistance, Junction-to- Ambient | (Note 1b) | 96  | °C/W |

**Package Marking and Ordering Information** 

| Device Marking | Device Marking Device |     | Tape width | Quantity |
|----------------|-----------------------|-----|------------|----------|
| FDD6030BL      | FDD6030BL             | 13" | 16mm       | 2500     |

©1999 Fairchild Semiconductor Corporation FDD6030BL Rev. A

| Symbol                                               | Parameter                                                                       | Test Conditions                                                                                                                                 | Min | Тур      | Max     | Units |
|------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|---------|-------|
| 055.01                                               | LADA OTERIOTION                                                                 |                                                                                                                                                 |     |          |         |       |
|                                                      | IARACTERISTICS                                                                  | Tu ava ana                                                                                                                                      |     |          |         |       |
| BV <sub>DSS</sub>                                    | Drain-Source Breakdown Voltage                                                  | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                                                                   | 30  |          |         | V     |
| I <sub>DSS</sub>                                     | Zero Gate Voltage Drain Current                                                 | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$                                                                                                   |     |          | 1       | μΑ    |
| I <sub>GSSF</sub>                                    | Gate-Body Leakage, Forward                                                      | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                   |     |          | 100     | nA    |
| I <sub>GSSR</sub>                                    | Gate-Body Leakage, Reverse                                                      | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                  |     |          | -100    | nA    |
|                                                      |                                                                                 | 163 20 1, 183 0 1                                                                                                                               |     |          | 100     | 1     |
|                                                      | ARACTERISTICS (Note 2) Gate Threshold Voltage                                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$                                                                                                      | 1   |          | 3       | V     |
| ON CHA<br>V <sub>GS(TH)</sub><br>R <sub>DS(ON)</sub> | ARACTERISTICS (Note 2)                                                          | , , ,                                                                                                                                           | 1   |          |         |       |
| V <sub>GS(TH)</sub> R <sub>DS(ON)</sub>              | ARACTERISTICS (Note 2) Gate Threshold Voltage Static Drain-Source               | $V_{DS} = V_{GS}, I_D = 250 \mu A$ $V_{GS} = 10 \text{ V}, I_D = 9 \text{ A}$ $V_{GS} = 4.5 \text{ V}, I_D = 7.5 \text{ A}$                     | ·   | <u> </u> | 3 0.018 | V     |
| V <sub>GS(TH)</sub> R <sub>DS(ON)</sub>              | ARACTERISTICS (Note 2) Gate Threshold Voltage Static Drain-Source On-Resistance | $V_{DS} = V_{GS}, I_D = 250 \mu A$ $V_{GS} = 10 \text{ V}, I_D = 9 \text{ A}$ $V_{GS} = 4.5 \text{ V}, I_D = 7.5 \text{ A}$ RISTICS AND MAXIMUM | ·   |          | 3 0.018 | V     |



Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width ≤ 300 µs, Duty Cycle ≤ 2.0%



# TO-252 (D-PAK) Tape Leader and Trailer Configuration: Figure 2.0







| Dimensions are in millimeter |                 |                  |                |                 |                |                 |              |                 |               |                       |                 |                 |                |                 |
|------------------------------|-----------------|------------------|----------------|-----------------|----------------|-----------------|--------------|-----------------|---------------|-----------------------|-----------------|-----------------|----------------|-----------------|
| Pkg type                     | A0              | В0               | w              | D0              | D1             | E1              | E2           | F               | P1            | P0                    | K0              | т               | Wc             | Тс              |
| <b>TO252</b> (24mm)          | 6.90<br>+/-0.10 | 10.50<br>+/-0.10 | 16.0<br>+/-0.3 | 1.55<br>+/-0.05 | 1.5<br>+/-0.10 | 1.75<br>+/-0.10 | 14.25<br>min | 7.50<br>+/-0.10 | 8.0<br>+/-0.1 | <b>4</b> .0<br>+/-0.1 | 2.65<br>+/-0.10 | 0.30<br>+/-0.05 | 13.0<br>+/-0.3 | 0.06<br>+/-0.02 |

Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/Jedec RS-481 rotational and lateral movement requirements (see sketches A, B, and C).





Sketch B (Top View)
Component Rotation

# D-PAK (TO-252) Reel Configuration: Figure 4.0



|           | Dimensions are in inches and millimeters |              |              |                                   |               |             |                                  |               |                              |
|-----------|------------------------------------------|--------------|--------------|-----------------------------------|---------------|-------------|----------------------------------|---------------|------------------------------|
| Tape Size | Reel<br>Option                           | Dim A        | Dim B        | Dim C                             | Dim D         | Dim N       | Dim W1                           | Dim W2        | Dim W3 (LSL-USL)             |
| 164mm     | 13" Dia                                  | 13.00<br>330 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 4.00<br>100 | 0.646 +0.078/-0.000<br>16.4 +2/0 | 0.882<br>22.4 | 0.626 – 0.764<br>15.9 – 19.4 |

W2 max Measured at Hub

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

FACT $^{\text{TM}}$  QFET $^{\text{TM}}$  FACT Quiet Series $^{\text{TM}}$  QS $^{\text{TM}}$ 

 $\begin{array}{lll} {\sf FAST}^{\circledcirc} & {\sf Quiet\ Series^{\sf TM}} \\ {\sf FASTr^{\sf TM}} & {\sf SuperSOT^{\sf TM}\text{--}3} \\ {\sf GTO^{\sf TM}} & {\sf SuperSOT^{\sf TM}\text{--}6} \\ {\sf HiSeC^{\sf TM}} & {\sf SuperSOT^{\sf TM}\text{--}8} \end{array}$ 

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |