November 2002 Revised November 2002 #### FSTU32X800 20-Bit Bus Switch with Precharged Outputs and –2V Undershoot Protection #### **General Description** The Fairchild Switch FSTU32X800 provides 20-bits of high-speed CMOS TTL-compatible bus switching. The low On Resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise. The A and B Ports are protected against undershoot to support an extended range to 2.0V below ground. Fairchild's integrated Undershoot Hardened Circuit (UHC™) senses undershoot at the I/O and responds by preventing voltage differentials from developing and turning the switch on. The device also precharges the B Port to a selectable bias voltage (BiasV) to minimize live insertion noise. The device is organized as two 10-bit switches with a bus enable $(\overline{OE}_n)$ signal. When $\overline{OE}_n$ is LOW, the switch is ON and Port A is connected to Port B. When $\overline{OE}_n$ is HIGH, the switch is OPEN and the B Port is precharged to BiasV through an equivalent 10-k $\Omega$ resistor. #### **Features** - $\blacksquare$ 4 $\Omega$ switch connection between two ports - Undershoot Hardened to -2 0V - Soft enable turn-on to minimize bus-to-bus charge sharing during enable - Low I<sub>CC</sub> - Zero bounce in flow-through mode - Output precharge to minimize live insertion noise - Control inputs compatible with TTL level - See Applications Note AN-5008 for details #### **Ordering Code:** | Order Number | Package<br>Number | Package Description | | | | | | |---------------------------|-------------------|------------------------------------------------------------------------------------|--|--|--|--|--| | FSTU32X800QSP | MQA48A | 48-Lead Quarter Size Very Small Outline Package (QVSOP), JEDEC MO-154, 0.150" Wide | | | | | | | Devices also available in | Tape and Reel. | Specify by appending the suffix letter "X" to the ordering code. | | | | | | UHC™ is a trademark of Fairchild Semiconductor Corporation. ## FSTU32X800 # **Logic Diagrams** 25 Bias V #### **Connection Diagram** **Pin Descriptions** | Pin Name | Description | | | | | |--------------------|--------------------|--|--|--|--| | ŌEn | Bus Switch Enable | | | | | | Α | Bus A | | | | | | В | Bus B | | | | | | BiasV <sub>n</sub> | Bus B Voltage Bias | | | | | **Truth Table** | OE <sub>n</sub> | B <sub>0</sub> -B <sub>19</sub> | Function | |-----------------|---------------------------------|-----------| | L | A <sub>0</sub> -A <sub>19</sub> | Connect | | Н | BiasV | Precharge | #### **Absolute Maximum Ratings**(Note 1) Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Switch Voltage (V<sub>S</sub>) -2.0V to +7.0V Bias V Voltage Range -0.5V to +7.0V DC Input Voltage (V<sub>IN</sub>) (Note 2) -0.5V to +7.0VDC Input Diode Current (I<sub>IK</sub>) V<sub>IN</sub>< 0V -50 mA DC Output (I<sub>OUT</sub>) Sink Current 128 mA DC V<sub>CC</sub>/GND Current (I<sub>CC</sub>/I<sub>GND</sub>) +/- 100 mA -65°C to +150 °C Storage Temperature Range (T<sub>STG</sub>) ### **Recommended Operating Conditions** (Note 3) $\begin{array}{lll} \mbox{Power Supply Operating ($V_{CC}$)} & 4.0 \mbox{V to } 5.5 \mbox{V} \\ \mbox{Precharge Supply (BiasV)} & 1.5 \mbox{V to $V_{CC}$} \\ \mbox{Input Voltage ($V_{IN}$)} & 0 \mbox{V to } 5.5 \mbox{V} \\ \mbox{Output Voltage ($V_{OUT}$)} & 0 \mbox{V to } 5.5 \mbox{V} \\ \end{array}$ Input Rise and Fall Time (t<sub>r</sub>, t<sub>f</sub>) for actual device operation. Note 1: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The Recommended Operating Conditions tables will define the conditions Note 2: The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed. Note 3: Unused control inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | | | v | $T_A =$ | -40 °C to + | 85 °C | -0 | Conditions | | |-------------------|---------------------------------------|------------------------|---------|-----------------|-------|-------|--------------------------------------------------------------------------------------------|--| | Symbol | Parameter | V <sub>CC</sub><br>(V) | Min | Typ<br>(Note 4) | Max | Units | | | | $V_{IK}$ | Clamp Diode Voltage | 4.5 | | | -1.2 | V | $I_{IN} = -18 \text{ mA}$ | | | $V_{IH}$ | HIGH Level Input Voltage | 4.0 - 5.5 | 2.0 | | | > | | | | V <sub>IL</sub> | LOW Level Input Voltage | 4.0 - 5.5 | | | 0.8 | ٧ | | | | I <sub>I</sub> | Input Leakage Current | 5.5 | | | ±1.0 | μΑ | $0 \le V_{IN} \le 5.5V$ | | | Io | Output Current | 4.5 | 0.25 | | | mA | BiasV = 2.4V, B = 0 | | | l <sub>OZ</sub> | OFF-STATE Leakage Current | 5.5 | | | ±1.0 | μΑ | $0 \leq A \leq V_{CC}, V_{IN} = V_{IH}$ | | | R <sub>ON</sub> | Switch On Resistance | 4.5 | | 4.0 | 7.0 | Ω | $V_S = 0V$ , $I_{IN} = 64 \text{ mA}$ | | | | (Note 5) | 4.5 | | 4.0 | 7.0 | Ω | $V_S = 0V$ , $I_{IN} = 30 \text{ mA}$ | | | | | 4.5 | | 8.0 | 15.0 | Ω | $V_S = 2.4V$ , $I_{IN} = 15 \text{ mA}$ | | | | | 4.0 | | 11.0 | 20.0 | Ω | $V_S = 2.4V$ , $I_{IN} = 15 \text{ mA}$ | | | I <sub>CC</sub> | Quiescent Supply Current (Note 6) | 5.5 | | | 3.0 | μΑ | $V_S = V_{CC}$ or GND, $I_{OUT} = 0$ | | | ΔI <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | 5.5 | | | 2.5 | mA | OE Input at 3.4V | | | | (Note 7) | | | | | | Other Inputs at V <sub>CC</sub> or GND | | | I <sub>BIAS</sub> | Bias Pin Leakage Current | 5.5 | | | ±1.0 | μΑ | $\overline{\text{OE}} = 0\text{V}, B = 0\text{V}, \text{BiasV} = 5.5\text{V}$ | | | I <sub>OZU</sub> | Switch Undershoot Current | 5.5 | | | 100.0 | μΑ | $I_{IN} = -20 \text{ mA}, \overline{OE} = 5.5 \text{V}, V_{OUT} \ge V_{IH}$ | | | V <sub>IKU</sub> | Voltage Undershoot | 5.5 | | | -2.0 | ٧ | $0.0 \text{ mA} \ge I_{\text{IN}} \ge -50 \text{ mA}, \overline{\text{OE}} = 5.5 \text{V}$ | | Note 4: Typical values are at V<sub>CC</sub> = 5.0V and T<sub>A</sub> = +25°C Note 5: Measured by the voltage drop between A and B pins at the indicated current through the switch. On Resistance is determined by the lower of the voltages on the two (A or B) pins. Note 6: Per V<sub>CC</sub> pin. Note 7: Per TTL driven inputs, control pins only. #### **AC Electrical Characteristics** | | | | T <sub>A</sub> = -40 °C | C to +85 °C, | | | | Figure | |----------------------------------------|---------------------------------------------------------------------------------------------|------------------------------|-------------------------|------------------------|------|--------|--------------------------------------|-----------------| | Symbol | Parameter | CI | _ = 50 pF, Rl | J = RD = 50 | 0Ω | Units | Conditions | | | Oyillboi | | V <sub>CC</sub> = 4.5 - 5.5V | | V <sub>CC</sub> = 4.0V | | Oilles | Conditions | Number | | | | Min | Max | Min | Max | 1 | | | | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | Propagation Delay Bus to Bus (Note 8) | | 0.25 | | 0.25 | ns | V <sub>I</sub> = OPEN | Figures<br>1, 2 | | t <sub>PZH</sub> | Output Enable Time OE <sub>1</sub> , OE <sub>2</sub> , to A <sub>n</sub> , B <sub>n</sub> | 7.0 | 30.0 | | 35.0 | ns | V <sub>I</sub> = OPEN<br>BiasV = GND | Figures | | t <sub>PZL</sub> | | 7.0 | 30.0 | | 35.0 | ns | V <sub>I</sub> = 7V<br>BiasV = 3V | 1, 2 | | t <sub>PHZ</sub> | Output Disable Time OE <sub>1</sub> , OE <sub>2</sub> , to A <sub>n</sub> , B <sub>n</sub> | 1.0 | 6.1 | | 6.5 | ns | V <sub>I</sub> = OPEN<br>BiasV = GND | Figures | | t <sub>PLZ</sub> | | 1.0 | 7.3 | | 6.8 | ns | V <sub>I</sub> = 7V<br>BiasV = 3V | 1, 2 | Note 8: This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On Resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage the source (zero output impedance). #### Capacitance (Note 9) | Symbol | Parameter | Тур | Max | Ş. | Units | Conditions | |------------------|-------------------------------|-----|-----|----|-------|-----------------------------------| | C <sub>IN</sub> | Control Pin Input Capacitance | 3.0 | 文下 | | pF | V <sub>CC</sub> = 5.0V | | C <sub>I/O</sub> | Input/Output Capacitance | 5.0 | L | 10 | pF | $V_{CC}$ , $\overline{OE} = 5.0V$ | Note 9: T<sub>A</sub> = +25°C, f = 1 MHz, Capacitance is characterized but not tested. #### **AC Loading and Waveforms** Note: Input driven by $50\Omega$ source terminated in $50\Omega,~RU=RD=500\Omega$ Note: $C_L$ includes load and stray capacitance, $C_L$ = 50 pF Note: Input PRR = 1.0 MHz, $t_W$ = 500 ns #### FIGURE 1. AC Test Circuit FIGURE 2. AC Waveforms #### Physical Dimensions inches (millimeters) unless otherwise noted 9.80-10.00 (0.29)B (7.16) 6,20 5.80 3:88 △ 0.2 C B A PIN ONE - (0.30) **TOP VIEW** LAND PATTERN RECOMMENDATION .1.75 1.45<mark>—2.00MAX</mark> \_\_\_\_\_O.10**@** C 48x -10°±5 -0.4 0.20 **END VIEW** 0.34 x45 -0.23 0.13 ⊕ .07@ C A B 48X SIDE VIEW R0 09 Mir NOTES: A. THIS PACKAGE CONFORMS TO JEDEC MO-154 VERSION AB SEATING PLANE B. ALL DIMENSIONS IN MILLIMETERS C. DRAWING CONFORMS TO ASME Y14.5M1994 -C **-**(1.05)-**DETAIL A** MQA48AREVA 48-Lead Quarter Size Very Small Outline Package (QVSOP), JEDEC MO-154, 0.150" Wide Package Number MQA48A #### **Technology Description** The Fairchild Switch family derives from and embodies Fairchild's proven switch technology used for several years in its 74LVX3L384 (FST3384) bus switch product. Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com