# GENERAL DESCRIPTION The ICS854054 is a 4:1 Differential-to-LVDS Clock Multiplexer which can operate up to 2.8GHz and is a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS854054 has 4 selectable differential clock inputs. The PCLK, nPCLK input pairs can accept LVPECL, LVDS, CML or SSTL levels. The fully differential architecture and low propagation delay make it ideal for use in clock distribution circuits. The select pins have internal pulldown resistors. The SEL1 pin is the most significant bit and the binary number applied to the select pins will select the same numbered data input (i.e., 00 selects PCLK0, nPCLK0). ### **F**EATURES - High speed 4:1 differential multiplexer - · One differential LVDS output - Four selectable differential clock inputs - PCLKx, nPCLKx pairs can accept the following differential input levels: LVPECL, LVDS, CML, SSTL - Maximum output frequency: 2.8GHz - Translates any single ended input signal to LVDS levels with resistor bias on nPCLKx input - Part-to-part skew: 375ps (maximum) - Propagation delay: 700ps (maximum) - Supply voltage range: 3.135V to 3.465V - -40°C to 85°C ambient operating temperature - Available in both standard and lead-free RoHS compliant packages #### **BLOCK DIAGRAM** ### PIN ASSIGNMENT #### ICS854054 16-Lead TSSOP 4.4mm x 5.0mm x 0.92mm package body **G Package** Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | | Туре | Description | |--------|-----------------|--------|-----------------|-------------------------------------------------------------------------------------| | 1 | PCLK0 | Input | Pulldown | Non-inverting differential clock input. | | 2 | nPCLK0 | Input | Pullup/Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 3 | PCLK1 | Input | Pulldown | Non-inverting differential clock input. | | 4 | nPCLK1 | Input | Pullup/Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 5, 16 | V <sub>DD</sub> | Power | | Positive supply pins. | | 6, 7 | SEL0, SEL1 | Input | Pulldown | Clock select input pins. LVCMOS/LVTTL interface levels. | | 8, 13 | GND | Power | | Power supply ground. | | 9 | PCLK2 | Input | Pulldown | Non-inverting differential clock input. | | 10 | nPCLK2 | Input | Pullup/Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 11 | PCLK3 | Input | Pulldown | Non-inverting differential clock input. | | 12 | nPCLK3 | Input | Pullup/Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 14, 15 | nQ0, Q0 | Output | | Differential output pair. LVDS interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|---------------------------|-----------------|---------|---------|---------|-------| | R <sub>PULLDOWN</sub> | Pulldown Resistor | | | 75 | | kΩ | | R <sub>VDD/2</sub> | Pullup/Pulldown Resistors | | | 50 | | kΩ | TABLE 3. CLOCK INPUT FUNCTION TABLE | Inp | uts | Outputs | | | |------|------|---------|--------|--| | SEL1 | SEL0 | Q | nQ | | | 0 | 0 | PCLK0 | nPCLK0 | | | 0 | 1 | PCLK1 | nPCLK1 | | | 1 | 0 | PCLK2 | nPCLK2 | | | 1 | 1 | PCLK3 | nPCLK3 | | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, $V_{DD}$ 5.5V Inputs, $V_{i}$ -0.5V to $V_{DD}$ + 0.5 V Outputs, I<sub>o</sub> Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, θ<sub>14</sub> 89°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | 36.2 | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | 13 -0 | | | 90 | mA | # Table 4B. LVCMOS/LVTTL DC CHARACTERISTICS, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|--------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input Low Current | $V_{DD} = 3.465V, V_{IN} = 0V$ | -10 | | | μΑ | #### Table 4C. LVPECL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------|-----------------------------------|-----------------------|--------------------------------|---------|---------|-----------------|-------| | I Immust I limb Cummant | Input High Current | PCLK0:PCLK3 | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I'IH | Imput High Current | nPCLK0:nPCLK3 | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | I <sub>IL</sub> Input Low Current | PCLK0:PCLK3 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -10 | | | μΑ | | I'IL | | nPCLK0:nPCLK3 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.2 | V | | V <sub>CMR</sub> | Common Mode Inpu | ut Voltage; NOTE 1, 2 | | 1.2 | | V <sub>DD</sub> | V | NOTE 1: Common mode voltage is defined as V<sub>IH</sub>. NOTE 2: For single ended applications, the maximum input voltage for PCLKx or nPCLKx is V<sub>np</sub> + 0.3V. # DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER Table 4D. LVDS DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>od</sub> | Differential Output Voltage | | 250 | 450 | 525 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>os</sub> | Offset Voltage | | 1.125 | 1.25 | 1.375 | V | | ΔV <sub>os</sub> | V <sub>os</sub> Magnitude Change | | | | 50 | mV | Table 5. AC Characteristics, $V_{DD} = 3.135 V$ to 3.465 V, Ta = $-40 ^{\circ} C$ to $85 ^{\circ} C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|---------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 2.8 | GHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | | 325 | | 700 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter<br>Section | 155.52 MHz,<br>(12kHz - 20MHz) | CU | 0.195 | | ps | | tsk(pp) | Part-to-Part Skew; NOTE 2, 3 | 36 3 | A STATE OF THE STA | | 375 | ps | | tsk(i) | Input Skew | ~ 0, | | | 90 | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 50 | | 250 | ps | | MUX <sub>ISOLATION</sub> | MUX Isolation | 155.52MHz,<br>Input Peak-to-Peak = 800mV | | -50 | | dB | All parameters measured up to 1.5MHz unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 3: This parameter is defined according with JEDEC Standard 65. #### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. OFFSET FROM CARRIER FREQUENCY (Hz) As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The de- vice meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. # PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### PROPAGATION DELAY #### PART-TO-PART SKEW $tsk(i) = |t_{PD1} - t_{PD2}|$ #### OUTPUT RISE/FALL TIME #### INPUT SKEW # **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF = $V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm DD}=3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609. #### RECOMMENDATIONS FOR UNUSED INPUT PINS #### INPUTS: #### **PCLK/nPCLK INPUT:** For applications not requiring the use of a differential input, both the PCLK and nPCLK pins can be left floating. Though not required, but for additional protection, a $1k\Omega$ resister can be tied from PCLK to ground. #### **SELECT PINS:** All select pins have internal pull-ups and pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resister can be used. #### LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both $\rm V_{SWING}$ and $\rm V_{OH}$ must meet the $\rm V_{PP}$ and V<sub>CMR</sub> input requirements. Figures 2A to 2E show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces sug- gested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. FIGURE 2A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A CML DRIVER FIGURE 2B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN SSTL IN DRIVER FIGURE 2C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER FIGURE 2E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE #### LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 3. In a $100\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of $100\Omega$ across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. # Power Considerations This section provides information on power dissipation and junction temperature for the ICS854054. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS854054 is the sum of the core power. The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. Power (core)<sub>MAX</sub> = V<sub>DD, MAX</sub> \* I<sub>DD, MAX</sub> = 3.465V \* 90mA = 311.85mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C. The equation for Tj is as follows: $Tj = \theta_{JA} * Pd\_total + T_{A}$ Tj = Junction Temperature q<sub>14</sub> = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 81.8°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.312\text{W} * 81.8^{\circ}\text{C/W} = 110.5^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{\text{JA}}$ for 16-Lead TSSOP, Forced Convection # $\boldsymbol{\theta}_{_{\boldsymbol{J}\boldsymbol{A}}}$ by Velocity (Linear Feet per Minute) | | U | 200 | 500 | |----------------------------------------------|-----------|-----------|-----------| | Single-Layer PCB, JEDEC Standard Test Boards | 137.1°C/W | 118.2°C/W | 106.8°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 89.0°C/W | 81.8°C/W | 78.1°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. # **RELIABILITY INFORMATION** # Table 7. $\theta_{,\text{IA}} \text{vs. Air Flow Table for 16 Lead TSSOP}$ # $\theta_{IA}$ by Velocity (Linear Feet per Minute) 200 500 Single-Layer PCB, JEDEC Standard Test Boards 137.1°C/W 118.2°C/W 106.8°C/W e data in the second Multi-Layer PCB, JEDEC Standard Test Boards 89.0°C/W 81.8°C/W 78.1°C/W **NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS854054 is: 361 #### PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STWIDOL | Minimum | Maximum | | N | 1 | 6 | | Α | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 4.90 | 5.10 | | E | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 # ICS854054 4.1 # DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|---------------|--------------------|---------------| | ICS854054AG | 854054AG | 16 Lead TSSOP | tube | -40°C to 85°C | | ICS854054AGT | 854054AG | 16 Lead TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS854054AGLF | TBD | 16 Lead TSSOP | tube | -40°C to 85°C | | ICS854054AGLFT | TBD | 16 Lead TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.