### ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER ### GENERAL DESCRIPTION The ICS844008I-15 is an 8 output LVDS Synthesizer optimized to generate PCI Express reference clock frequencies and is a member of the HiPerClocks™ family of high performance clock solutions from ICS. Using a 25MHz parallel resonant crystal, the following frequencies can be generated based on F\_SEL pin: 100MHz or 125MHz. The ICS844008I-15 uses ICS' 3<sup>rd</sup> generation low phase noise VCO technology and can achieve <1ps typical rms phase jitter, easily meeting PCI Express jitter requirements. The ICS844008I-15 is packaged in a 32-pin LQFP package. ### **F**EATURES - · Eight LVDS outputs - · Crystal oscillator interface - Supports the following output frequencies: 100MHz or 125MHz - VCO: 500MHz - RMS phase jitter @ 125MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.42ps (typical) - Full 3.3V supply modes - -40°C to 85°C ambient operating temperature - Available in both standard and lead-free RoHS compliant packages #### FREQUENCY SELECT FUNCTION TABLE | | 237 | | | | | |--------------------|-------|-----------|-----------|-------------|---------------------| | Input<br>Frequency | | M Divider | N Divider | M/N Divider | Output<br>Frequency | | (MHz) | F_SEL | Value | Value | Value | (MHz) | | 25MHz | 0 | 20 | 4 | 5 | 125 | | 25MHz | | 20 | 5 | | 100 | ## **BLOCK DIAGRAM** **A**SSIGNMENT 31 30 29 28 27 26 25 24 🗖 Q7 Q0 nQ0 23 nQ7 ICS844008I-15 VDD 3 22 VDD 32-Lead LQFP 21 Q6 Q1 🗆 7mm x 7mm x 1.4mm nQ1 20 nQ6 5 package body Y Package GND 19 GND Top View Q2 18 🗖 Q5 17 🗖 nQ5 nQ2 10 11 12 13 14 15 16 | MA | A4 | A4 | A8 | A8 | A8 | A8 The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. # ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER #### TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | ре | Description | | | |------------------|------------------------------|--------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1, 2 | Q0, nQ0 | Output | | Differential output pair. LVDS interface levels. | | | | 3, 12,<br>22, 27 | V <sub>DD</sub> | Power | | Core supply pin. | | | | 4, 5 | Q1, nQ1 | Ouput | | Differential output pair. LVDS interface levels. | | | | 6, 13,<br>19, 29 | GND | Power | | Power supply ground. | | | | 7, 8 | Q2, nQ2 | Output | | Differential output pair. LVDS interface levels. | | | | 9 | F_SEL | Input | Pullup | Frequency select pin LVCMOS/LVTTL interface levels. | | | | 10, 11 | Q3, nQ3 | Output | | Differential output pair. LVDS interface levels. | | | | 14, 15 | Q4, nQ4 | Output | | Differential output pair. LVDS interface levels. | | | | 16 | MR | Input | Pulld-<br>own | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. | | | | 17, 18 | nQ5, Q5 | Output | | Differential output pair. LVDS interface levels. | | | | 20, 21 | nQ6, Q6 | Output | | Differential output pair. LVDS interface levels. | | | | 23, 24 | nQ7, Q7 | Output | | Differential output pair. LVDS interface levels. | | | | 25 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | | | 26 | nPLL_SEL | Input | Pulld-<br>own | Selects between the PLL and REF_CLK as input to the dividers. When LOW, selects PLL (PLL Enable). When HIGH, deselects the reference clock (PLL Bypass). LVCMOS/LVTTL interface levels. | | | | 28 | OE2 | Input | Pullup | Output enable for Q5/nQ5:Q7/nQ7 outputs. LVCMOS/LVTTL interface levels. | | | | 30, 31 | XTAL_OUT,<br>XTAL_IN | Input | | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input. | | | | 32 | OE1 | Input | Pullup | Output enable for Q0/nQ0:Q4/nQ4 outputs. LVCMOS/LVTTL interface levels. | | | NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. #### Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>PULLUP</sub> | Input PullUP Resistor | | | 51 | | kΩ | ### TABLE 3A. OE1 FUNCTION TABLE | Input | Outputs | |-------|------------------------------| | OE1 | Q0:Q4, nQ0:nQ4 | | 0 | Places outputs in Hi-Z state | | 1 | Normal operation | #### TABLE 3B. OE2 FUNCTION TABLE | Input | Outputs | |-------|------------------------------| | OE2 | Q5:Q7, nQ5:nQ7 | | 0 | Places outputs in Hi-Z state | | 1 | Normal operation | ## ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_1$ -0.5V to $V_{DD} + 0.5V$ Outputs, $I_{\rm O}$ Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, $\theta_{JA}$ $\,$ 47.9°C/W (0 lfpm) Storage Temperature, T $_{STG}$ $\,$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | 36 | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | 2 3 73 | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | 110 | 122 | | mA | | I <sub>DDA</sub> | Analog Supply Current | C | | 11 | | mA | ### TABLE 4B. LVCMOS / LVTTL DC CHARACTERISTICS, V<sub>DD</sub> = 3.3V±5%, TA = -40°C TO 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------|-----------------|--------------------------------|---------|---------|----------------|-------| | V <sub>IH</sub> | Input High Vol | tage | $V_{DD} = 3.3V$ | 2 | | $V_{DD} + 0.3$ | V | | V <sub>IL</sub> | Input Low Volt | age | $V_{DD} = 3.3V$ | -0.3 | | 0.8 | V | | | Input | MR, nPLL_SEL | $V_{DD} = V_{IN} = 3.465$ | | | 150 | μA | | IH | High Current | OE1, OE2, F_SEL | $V_{DD} = V_{IN} = 3.465$ | | | 5 | μA | | | Input | MR, nPLL_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Low Current | OE1, OE2, F_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | ### Table 4C. LVDS DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | | 350 | | mV | | $\Delta V_{\sf OD}$ | V <sub>OD</sub> Magnitude Change | | | 40 | | mV | | V <sub>os</sub> | Offset Voltage | | | 1.25 | | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | | | 50 | | mV | # ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER #### TABLE 5. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 22.4 | 25 | 27.2 | MHz | | Parts per Million (ppm); NOTE 1 | | | | 100 | ppm | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 100 | μW | NOTE: Characterized using an18pF parallel resonant crystal. NOTE 1: When used with recommended 50ppm crystal and external trim caps adjusted for user PC board. Table 6. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------|----------------------------|---------|---------|---------|-------| | f | Output Frequency | FSEL = 0 | C. | 125 | | MHz | | f <sub>out</sub> | Output Frequency | FSEL = 1 | 1 | 100 | | MHz | | tsk(o) | Output Skew; NOTE 1, 2 | 4 | | TBD | 50 | ps | | tjit(cc) | Cycle-to-Cycle Jitter | | | 25 | 50 | ps | | £:±( <b>C</b> X) | RMS Phase Jitter (Random); | 125MHz, (1.875MHz - 20MHz) | | 0.42 | 1 | ps | | <i>t</i> jit(Ø) | NOTE 3 | 100MHz, (1.875MHz - 20MHz) | | 0.46 | 1 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 200 | 330 | 650 | ps | | odc | Output Duty Cycle | | 48 | 50 | 52 | % | Minimum and Maximum values are design target specs. NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at $V_{DD}/2$ . NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Please refer to the Phase Noise Plot. # ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER ### Typical Phase Noise at 125MHz At 3.3V # ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER # PARAMETER MEASUREMENT INFORMATION RMS Jitter = Area Under the Masked Phase Noise Plot #### 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT ### RMS PHASE JITTER tjit(cc) = tcycle n -tcycle n+1 1000 Cycles ### **OUTPUT SKEW** ### CYCLE-TO-CYCLE JITTER #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ### OUTPUT RISE/FALLTIME #### DIFFERENTIAL OUTPUT VOLTAGE SETUP #### www.icst.com/products/hiperclocks.html **OFFSET VOLTAGE SETUP** ## ICS844008I-15 FEMTOCLOCKSTM CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER ### APPLICATION INFORMATION #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS844008I-15 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $\rm V_{DD}$ and $\rm V_{DDA}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each V<sub>DDA</sub>. ### CRYSTAL INPUT INTERFACE The ICS844008I-15 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in Figure 2 below were determined using a 25MHz parallel resonant crystal and were chosen to minimize the ppm error. ## ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **OUTPUTS:** #### **LVDS** All unused LVDS output pairs can be either left floating or terminated with $100\Omega$ across. If they are left floating, we recommend that there is no trace attached. ### 3.3V LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 3. In a 100 $\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$ across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. FIGURE 3. TYPICAL LVDS DRIVER TERMINATION # ICS844008I-15 FEMTOCLOCKSTM CRYSTAL-TO-LVDS Frequency Synthesizer ## Power Considerations This section provides information on power dissipation and junction temperature for the ICS844008I-15. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS844008I-15 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. Power (core)<sub>MAX</sub> = $V_{DD MAX}$ \* ( $I_{DD MAX}$ + $I_{DDA MAX}$ ) = 3.465V \* (122mA + 11mA) = **460.85mW** ### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>TM</sup> devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{1A}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A =$ Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance θ<sub>IA</sub> must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.461\text{W} * 42.1^{\circ}\text{C/W} = 104.4^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{ia}$ for 32-Lead LQFP, Forced Convection ## $\theta_{\text{A}}$ by Velocity (Linear Feet per Minute) 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ICS844008I-15 FEMTOCLOCKSTM CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER ### **RELIABILITY INFORMATION** ### Table 8. $\theta_{JA}$ vs. Air Flow Table for 32 Lead LQFP ### $\theta_{AA}$ by Velocity (Linear Feet per Minute) 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 39.4°C/W 42.1°C/W re data in the sc NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### **TRANSISTOR COUNT** The transistor count for ICS844008I-15 is: TBD # ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER ### PACKAGE OUTLINE -Y SUFFIX FOR 32 LEAD LQFP TABLE 9. PACKAGE DIMENSIONS | | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | |-----------|-----------------------------------------------|------------|---------|--|--|--| | OVMDOL | | BBA | | | | | | SYMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | N | | 32 | | | | | | Α | | | 1.60 | | | | | <b>A1</b> | 0.05 | | 0.15 | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | b | 0.30 | 0.37 | 0.45 | | | | | С | 0.09 | | 0.20 | | | | | D | | 9.00 BASIC | | | | | | D1 | | 7.00 BASIC | | | | | | D2 | | 5.60 Ref. | | | | | | E | | 9.00 BASIC | | | | | | E1 | | 7.00 BASIC | | | | | | E2 | | 5.60 Ref. | | | | | | е | | 0.80 BASIC | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | θ | 0° | | 7° | | | | | ccc | | | 0.10 | | | | Reference Document: JEDEC Publication 95, MS-026 ## ICS844008I-15 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER #### TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |--------------------|--------------|--------------------------|--------------------|---------------| | ICS844008AYI-15 | ICS44008AI15 | 32 Lead LQFP | tube | -40°C to 85°C | | ICS844008AYI-15T | ICS44008AI15 | 32 Lead LQFP | 1000 tape & reel | -40°C to 85°C | | ICS844008AYI-15LF | TBD | 32 Lead "Lead-Free" LQFP | tube | -40°C to 85°C | | ICS844008AYI-15LFT | TBD | 32 Lead "Lead-Free" LQFP | 1000 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The ICS logo is a registered trademark, and HiPerClockS is a trademark of Integrated Circuit Systems, Inc. All other trademarks are the property of their respective owners and may be registered in certain jurisdictions. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.