

## **PIP Controller**

# **Preliminary**

## Overview

The LC74411N and LC74411NE are digital processing controllers for PIP (picture-in-picture) systems in TV sets and VCRs. These ICs incorporate three circuits, a multiplexed A/D converter, field memory, and a D/A converter, to implement the PIP digital processing block in a single chip.

#### **Features**

- Horizontal resolution: 450 pixels\*
- Single-chip implementation of the three circuits required in a PIP digital processing block: A/D converter, field memory, and D/A converter circuits
- High image quality provided by vertical filtering
- I2C bus adopted
- Built-in PLL circuit (requires an external low-pass filter)
- Supports NTSC and PAL, TV and VCR applications, and multi-format (NTSC and PAL) applications.
- External control function
- 8-bit D/A converter (PWM type): 6 pins
- General-purpose ports: 8 pins
- Sub-screen specifications
- Display on/off, frame/no frame, frame color switching, wipe function
- Display position Specifiable as an 8-bit value for each of the horizontal and vertical directions.
- Size

Vertical reduction: 1/3, 1/4 Horizontal reduction: 1/3, 1/4

- The horizontal size can be adjusted by adjusting the PLL divisor
- The display area vertical and horizontal positions can be varied independently.
- Horizontal resolution (Y signal): about 190 dots
- Quantization: 6 bits
- Operating supply voltage LC74411NE  $: 5 \text{ V} \pm 5\%$

LC74411N

• Package

LC74411NE : QFP64E LC74411N : DIP64S

Note:

|     | D/A clock |
|-----|-----------|
| Υ   | 11.6 MHz  |
| R-Y | 2.9 MHz   |
| B-Y | 2.9 MHz   |

When the main screen synchronization PLL uses the standard value (PLL4: 0 = 10110)

:5 V ±10%

# **Package Dimensions**

unit: mm

#### 3071-DIP64S



unit: mm

#### 3159-QFP64E





# **Block Diagram**



#### LC74411N and LC74411NE Based PIP System



#### **Function Overview**

- · Reduction sizes
  - Vertical : 1/3, 1/4; The vertical filter coefficient can be selected.
  - Horizontal: 1/3, 1/4; Variable at the PLL.
- Still image
  - Field still image
- · Display position
  - Eight bits in each of the vertical and horizontal directions
- Frame
  - Frame or no frame can be selected.
  - Frame types differ according to the insertion method

Pin frame: A pin output that goes high at the frame position (for frame insertion by the application)

DAC frame: Frame overlapped onto the image signal. Four bits for each of the Y, R-Y, and B-Y signals.

- Wipe
  - Supports eleven different types of wipe.
- Blanking size
  - The vertical and horizontal directions can be specified independently (6 bits each)
  - Eleven form specification types
- · Memory clear
  - The image data written to memory can be set to a fixed value.
  - Either 25% white or blue can be selected.
- Wide-aspect-ratio TV support
  - Aspect compensation function
- Support for NTSC, PAL, and multi-format systems
- External control function using the I<sup>2</sup>C bus
  - Incorporates six on-chip 8-bit D/A converter circuits
  - Provides eight general-purpose port pins.
- Wide range of settings and adjustments
  - Sub-screen displacement, color shifting, and other settings can be adjusted using the I<sup>2</sup>C bus.

#### **Sub-Screen Size**

The vertical and horizontal directions can be controlled independently.

- · Vertical size
  - -1/3: Three scan lines are compressed to one.
  - 1/4: Four scan lines are compressed to one.
- · Horizontal size
  - -1/3: A/D clock : D/A clock = 1:3
  - 1/4: A/D clock : D/A clock = 1:4

When 1/4 compression is used, the output data will be 3/4 of 1/3 of the input data.

- Aspect ratio correction function

The horizontal size is adjusted by changing the VCO frequency (system clock).

This frequency can be changed from -30% to +30%.

#### **Wipe Function**

The WTOP, WBOT, WLEFT, and WRIGHT operations can be specified independently.



After the wipe function is set up, it operates automatically when the sub-screen is turned on or off.

A06196

# **Display Area Function**

This function controls an area to be blanked.

The vertical and horizontal directions can be set independently.

The operating mode is set using the wipe function WTOP, WBOT, WLEFT, and WRIGHT parameters.

# **Application Examples**

• Exclusion of the masked area from a letterbox screen



Note: The dotted lines indicate the area masked.

A06197

• Small display

Minimizes the hidden sections of the main screen.



# **Internal Control Registers**

|             |           |        |        |        |        |              |        | A      |                              |  |
|-------------|-----------|--------|--------|--------|--------|--------------|--------|--------|------------------------------|--|
|             |           | A06    | 198    |        | 1 Th   |              |        |        |                              |  |
| nternal Cor | itrol Reg | isters |        |        |        | LSB Function |        |        |                              |  |
| Bit         | MSB       |        |        |        |        | CIL.         | 24.    | LSB    | Function                     |  |
| Address     | 7         | 6      | 5      | 4      | 3      | 2            | 1      | 0      | 1 dilottori                  |  |
| 00H         | SBY       | STL    | NT/PAL | D-BLUE | D-FIX  | FILD         | VDF-C0 | POUT   | Mode settings                |  |
| 01H         | VP7       | VP6    | VP5    | VP4    | VP3    | VP2          | VP1    | VP0    | Vertical display position    |  |
| 02H         | HP7       | HP6    | HP5    | HP4    | HP3    | HP2          | HP1    | HP0    | Horizontal display position  |  |
| 03H         | 0         | SIZE-V | SIZE-H | DAFRM  | YFC5   | YFC4         | YFC3   | YFC2   | Sub-screen size, frame color |  |
| 04H         | RFC5      | RFC4   | RFC3   | RFC2   | BFC5   | BFC4         | BFC3   | BFC2   | Frame color                  |  |
| 05H         | 0         | 0      | 0      | PLL4   | PLL3   | PLL2         | PLL1   | PLL0   | PLL value                    |  |
| 06H         | PHP-M     | PHP-S  | WPE    | WP-MOD | WTOP   | WBOT         | WLEFT  | WRIGHT | Wipe                         |  |
| 07H         | 0         | 0      | VBS5   | VBS4   | VBS3   | VBS2         | VBS1   | VBS0   | Vertical display range       |  |
| 08H         | 0         | 0      | HBS5   | HBS4   | HBS3   | HBS2         | HBS1   | HBS0   | Horizontal display range     |  |
| 09H         | V-BLK     | H-BLK  | CL-AJ1 | CL-AJ0 | WV-AJ1 | WV-AJ0       | WH-AJ1 | WH-AJ0 | Fine adjustment              |  |
| 0AH         | 0         | YC-AJ2 | YC-AJ1 | YC-AJ0 | YCFAJ1 | YCFAJ0       | FM-AJ1 | FM-AJ0 | Fine adjustment              |  |
| 0BH         | DAC1-7    | DAC1-6 | DAC1-5 | DAC1-4 | DAC1-3 | DAC1-2       | DAC1-1 | DAC1-0 | PWMDAC                       |  |
| 0CH         | DAC2-7    | DAC2-6 | DAC2-5 | DAC2-4 | DAC2-3 | DAC2-2       | DAC2-1 | DAC2-0 | PWMDAC                       |  |
| 0DH         | DAC3-7    | DAC3-6 | DAC3-5 | DAC3-4 | DAC3-3 | DAC3-2       | DAC3-1 | DAC3-0 | PWMDAC                       |  |
| 0EH         | DAC4-7    | DAC4-6 | DAC4-5 | DAC4-4 | DAC4-3 | DAC4-2       | DAC4-1 | DAC4-0 | PWMDAC                       |  |
| 0FH         | DAC5-7    | DAC5-6 | DAC5-5 | DAC5-4 | DAC5-3 | DAC5-2       | DAC5-1 | DAC5-0 | PWMDAC                       |  |
| 10H         | DAC6-7    | DAC6-6 | DAC6-5 | DAC6-4 | DAC6-3 | DAC6-2       | DAC6-1 | DAC6-0 | PWMDAC                       |  |
| 11H         | PORT7     | PORT6  | PORT5  | PORT4  | PORT3  | PORT2        | PORT1  | PORT0  | General-purpose ports        |  |

0: These bits must be set to 0.

# **Register Data Overview**

| Address | Register                                            | Notes                                                                                                                                                                                                                                                                                                                                                           |
|---------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00Н     | SBY STL NT/PAL D-BLUE D-FIX FILD VDF-CO POUT        | Standby mode (The PLL circuit operates.) Still image (Writes to internal memory are stopped.) Format selection (H: NTSC, L:PAL) Memory clear data selection (Valid when D-FIX = 1) (H: blue, L: gray) Memory clear (Holds the data written to memory at a fixed value.) Field display selection Vertical filter coefficient selection Sub-screen display on/off |
| 01H     | VP7 to 0                                            | Sub-screen vertical position                                                                                                                                                                                                                                                                                                                                    |
| 02H     | HP7 to 0                                            | Sub-screen horizontal position                                                                                                                                                                                                                                                                                                                                  |
| 03H     | SIZE-V<br>SIZE-H<br>DAFRM<br>YFC5 to 2              | Vertical compression specification H: 1/4, L: 1/3 Horizontal compression specification H: 1/4, L: 1/3 D/A converter frame on/off D/A converter frame color (Y)                                                                                                                                                                                                  |
| 04H     | RFC5 to 2<br>BFC5 to 2                              | D/A converter frame color (R-Y) D/A converter frame color (B-Y)                                                                                                                                                                                                                                                                                                 |
| 05H     | PLL4 to 0                                           | PLL divisor value (The standard value is 10110.)                                                                                                                                                                                                                                                                                                                |
| 06H     | PHP-M, S<br>WPE<br>WP-MOD<br>WTOP to WRIGHT         | Field discrimination inversion/noninversion Wipe or display area function enable Wipe or display area function selection (H: wipe) Wipe or display area function format specification                                                                                                                                                                           |
| 07H     | VBS5 to 0                                           | Display area range setting (vertical)                                                                                                                                                                                                                                                                                                                           |
| 08H     | HBS5 to 0                                           | Display area range setting (horizontal)                                                                                                                                                                                                                                                                                                                         |
| 09H     | V-BLK, H-BLK<br>CL-AJ1, 0<br>WV-AJ1, 0<br>WH-AJ1, 0 | D/A converter frame output range specification (Normally set to 00B) A/D converter clamping potential adjustment (Can be monitored from the CLAMP pin.) Write vertical direction adjustment Write horizontal direction adjustment                                                                                                                               |
| 0AH     | YC-AJ2 to 0<br>YCFAJ1, 0<br>FM-AJ1, 0               | C phase (with respect to Y) adjustment D/A converter frame C phase (with respect to Y) adjustment D/A converter frame left/right width adjustment                                                                                                                                                                                                               |
| 0BH     | DAC1-7 to 0                                         | External control D/A converter (8-bit PWM) data                                                                                                                                                                                                                                                                                                                 |
| 0CH     | DAC2-7 to 0                                         | External control D/A converter (8-bit PWM) data                                                                                                                                                                                                                                                                                                                 |
| 0DH     | DAC3-7 to 0                                         | External control D/A converter (8-bit PWM) data                                                                                                                                                                                                                                                                                                                 |
| 0EH     | DAC4-7 to 0                                         | External control D/A converter (8-bit PWM) data                                                                                                                                                                                                                                                                                                                 |
| 0FH     | DAC5-7 to 0                                         | External control D/A converter (8-bit PWM) data                                                                                                                                                                                                                                                                                                                 |
| 10H     | DAC6-7 to 0                                         | External control D/A converter (8-bit PWM) data                                                                                                                                                                                                                                                                                                                 |
| 11H     | PORT7 to 0                                          | Data for the general-purpose output ports                                                                                                                                                                                                                                                                                                                       |

# **Pin Functions**

| Pin                                          | No.                                          |                                                                      |               |                                                          |                                                                                                                                                                                                                                                           |              |
|----------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|---------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 64E                                          | 64S                                          | S Pin I                                                              |               | Connection                                               | Function                                                                                                                                                                                                                                                  | Circuit type |
| 13                                           | 21                                           | RES                                                                  | ı             | Initialization circuit                                   | Reset                                                                                                                                                                                                                                                     | A06199       |
| 45<br>44<br>43<br>42                         | 53<br>52<br>51<br>50                         | V-M<br>H-M<br>V-S<br>H-S                                             | <br>          | Synchronization separation circuit IC                    | Main screen vertical synchronizing signal (negative polarity) Main screen horizontal synchronizing signal (negative polarity) Sub-screen vertical synchronizing signal (negative polarity) Sub-screen horizontal synchronizing signal (negative polarity) | S A06200     |
| 14                                           | 22                                           | SCL                                                                  | I             | Microcontroller                                          | Serial clock                                                                                                                                                                                                                                              | S A06201     |
| 15                                           | 23                                           | SDA                                                                  | I/O           | Microcontroller                                          | Serial data                                                                                                                                                                                                                                               | A06202       |
| 16<br>17                                     | 24<br>25                                     | ADDR0<br>ADDR1                                                       | I<br>I        | DV <sub>ss</sub>                                         | Must be connected to $V_{ss}$ in normal operation.                                                                                                                                                                                                        | A06203       |
| 19<br>20<br>21<br>22<br>23<br>24<br>25<br>26 | 27<br>28<br>29<br>30<br>31<br>32<br>33<br>34 | PORT0<br>PORT1<br>PORT2<br>PORT3<br>PORT4<br>PORT5<br>PORT6<br>PORT7 | 0 0 0 0 0 0 0 |                                                          | General-purpose ports                                                                                                                                                                                                                                     | A06204       |
| 27<br>28<br>29<br>30<br>31<br>32             | 35<br>36<br>37<br>38<br>39                   | D/A1<br>D/A2<br>D/A3<br>D/A4<br>D/A5<br>D/A6                         | 0 0 0 0 0     | 35                                                       | PWM D/A converter outputs                                                                                                                                                                                                                                 | -Q A06205    |
| 36<br>35<br>34                               | 44<br>43<br>42                               | FRAME<br>SOUT<br>SOUT2                                               | 0 0           | Analog circuits<br>Analog circuits                       | Frame pulse output<br>Main/sub-screen switching signal                                                                                                                                                                                                    | A06206       |
| 38<br>39<br>41<br>40                         | 46<br>47<br>49<br>48                         | NC<br>NC<br>DV <sub>DD</sub><br>DV <sub>SS</sub>                     |               | No connection<br>No connection<br>Power supply<br>Ground | Digital system power supply Digital system power supply                                                                                                                                                                                                   |              |
| 64<br>63<br>62<br>61                         | 8<br>7<br>6<br>5                             | YA-IN<br>RA-IN<br>BA-IN<br>LVL-IN                                    | <br>          | Analog circuits Analog circuits Analog circuits          | Sub-screen analog input (Y) Sub-screen analog input (R-Y) Sub-screen analog input (B-Y) Preset voltage                                                                                                                                                    |              |
| 37                                           | 45                                           | CLAMP                                                                | 0             |                                                          | For use by user monitoring circuits<br>A/D converter clamp pulse                                                                                                                                                                                          | A06207       |

Notes: The 64E pin numbers refer to the LC74411NE and the 64S pin numbers refer to the LC74411N.

The letter "S" in an inverter indicates Schmitt input characteristics.

Continued on next page.

Continued from preceding page.

| Pin                                    | No.                                    | Pin                                                                                              | 1/0     | Connection                                                                                           | Function                                                                                                                                                                                       | Circuit tuno |
|----------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 64E                                    | 64S                                    | PIN                                                                                              | 1/0     | Connection                                                                                           | Function                                                                                                                                                                                       | Circuit type |
| 60<br>59<br>58<br>57<br>1              | 4<br>3<br>2<br>1<br>9<br>10            | $\begin{matrix} V_{RH1} \\ V_{RH2} \\ V_{RM} \\ V_{RB} \\ ADV_{DD} \\ ADV_{SS} \end{matrix}$     |         | Power supply or VRH2 Open or VRH1 Capacitor Capacitor and V <sub>REF</sub> Power supply Ground       | Low-pass filter Low-pass filter Oscillator range setting resistor Power supply Ground                                                                                                          |              |
| 54<br>53<br>52<br>51<br>50<br>55<br>56 | 62<br>61<br>60<br>59<br>58<br>63<br>64 | YA-OUT<br>RA-OUT<br>BA-OUT<br>V <sub>REF</sub><br>BIAS<br>DAV <sub>DD</sub><br>DAV <sub>SS</sub> | 0 0 0   | Analog circuits Analog circuits Analog circuits VRB Capacitor Power supply Ground                    | Sub-screen digital analog output (Y) Sub-screen digital analog output (R-Y) Sub-screen digital analog output (B-Y) D/A converter analog setting pin Analog system power supply (D/A converter) |              |
| 10<br>11<br>8<br>9<br>12               | 18<br>19<br>16<br>17<br>20             | CP-M<br>FC-M<br>R-M<br>V <sub>DD</sub> -M<br>V <sub>ss</sub> -M                                  | 0<br> - | Low-pass filter<br>Low-pass filter<br>Oscillator range setting<br>resistor<br>Power supply<br>Ground | Charge pump output Oscillator control voltage input  VCO power supply                                                                                                                          |              |
| 5<br>4<br>7<br>6<br>3                  | 13<br>12<br>15<br>14<br>11             | CP-S<br>FC-S<br>R-S<br>V <sub>DD</sub> -S<br>V <sub>SS</sub> -S                                  | 0<br> - | Low-pass filter<br>Low-pass filter<br>Oscillator range setting resistor<br>Power supply<br>Ground    | Charge pump output Oscillator control voltage input VCO power supply                                                                                                                           |              |
| 49<br>48<br>47<br>46<br>33<br>18       | 57<br>56<br>55<br>54<br>41<br>26       | TEST0<br>TEST1<br>TEST2<br>TEST3<br>TEST4<br>TEST5                                               | <br>    | DV <sub>ss</sub>                                                                                     | Testing (These pins must connected to DV <sub>ss</sub> .)                                                                                                                                      | A06208       |

**Specifications** Absolute Maximum Ratings at  $Ta = 25 \pm 2^{\circ}C$ ,  $V_{ss} = 0$  V

| Parameter                   |                   | Symbol               | Conditions | Ratings                      | Unit |
|-----------------------------|-------------------|----------------------|------------|------------------------------|------|
| Maximum supply voltage      |                   | V <sub>DD</sub> max  |            | -0.3 to +7.0                 | V    |
| Maximum input voltage       |                   | V <sub>IN</sub> max  |            | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Maximum output voltage      |                   | V <sub>out</sub> max |            | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Allowable newer discinction |                   | Dd may               | LC74411NE  | 550                          | mW   |
| Allowable power dissipation | n Pd max LC74411N |                      | LC74411N   | 600                          | mW   |
| Operating temperature       |                   | Topr                 |            | -10 to +70                   | °C   |
| Storage temperature         |                   | Tstg                 |            | -55 to +125                  | °C   |

# Allowable Operating Ranges at $Ta=-10~to~+70^{\circ}C,~V_{_{SS}}=0~V$

| Parameter                        | Symbol           | Conditions                       | min                | typ                                | max                | Unit |
|----------------------------------|------------------|----------------------------------|--------------------|------------------------------------|--------------------|------|
| Supply voltage                   | V                | LC74411NE                        | 4.75               | 5.0                                | 5.25               | V    |
| Supply voltage                   | V <sub>DD</sub>  | LC74411N                         | 4.5                | 5.0                                | 5.5                | V    |
| Digital input high-level voltage | V <sub>IH</sub>  |                                  | 0.7V <sub>DD</sub> |                                    |                    | V    |
| Digital input low-level voltage  | V <sub>IL</sub>  |                                  |                    |                                    | 0.3V <sub>DD</sub> | V    |
| Analog input voltage             |                  | The YA-IN, RA-IN, and BA-IN pins |                    | ADV <sub>DD</sub> -V <sub>RB</sub> |                    | Vp-p |
| Reference voltage                | V <sub>REF</sub> |                                  | 2.7                | 0.8V <sub>DD</sub>                 | V <sub>DD</sub>    | V    |

# Electrical Characteristics at Ta = 25 $\pm 2^{\circ}$ C, $V_{\text{DD}}$ = 5 V $\pm 5\%$ (LC74411NE), $V_{\text{DD}}$ = 5 V $\pm 10\%$ (LC74411N), $V_{\text{SS}}$ = 0 V

| Parameter                       | Symbol           | Conditions                                                       | min                | typ                | max | Unit |
|---------------------------------|------------------|------------------------------------------------------------------|--------------------|--------------------|-----|------|
| Output high-level voltage       | V <sub>OH1</sub> | I <sub>OH</sub> = -1 mA, the CP-M and CP-S pins                  | V <sub>DD</sub> -1 |                    |     | ٧    |
| Output high-level voltage       | V <sub>OH2</sub> | I <sub>OH</sub> = -1 mA, pins other than CP-M and CP-S           | V <sub>DD</sub> -1 |                    |     | ٧    |
|                                 | V <sub>OL1</sub> | I <sub>OL</sub> = 1 mA, the CP-M and CP-S pins                   |                    |                    | 1.0 | V    |
| Output low-level voltage        | V <sub>OL2</sub> | I <sub>OL</sub> = 3 mA, the SDA pin                              |                    |                    | 0.4 | V    |
|                                 | V <sub>OL3</sub> | I <sub>OL</sub> = 2 mA, pins other than the pins mentioned above |                    |                    | 0.4 | V    |
| Quiescent current drain         | IDDST            | RES = V <sub>ss</sub> , DC pin inputs, no output loads           |                    |                    | 10  | μΑ   |
| Reference voltage (M)           | $V_{RM}$         | When V <sub>RH1</sub> is connected to ADV <sub>DD</sub>          |                    | 0.9V <sub>DD</sub> |     | ٧    |
| Reference voltage (B)           | V <sub>RB</sub>  | When V <sub>RH1</sub> is connected to ADV <sub>DD</sub>          |                    | 0.8V <sub>DD</sub> |     | ٧    |
| Input leakage current           | I <sub>LK</sub>  | $V_{I} = V_{DD}, V_{SS}$                                         | -1                 |                    | +1  | μΑ   |
| Output leakage current          | l <sub>oz</sub>  | $V_{I} = V_{DD,} V_{SS}$ ; the CP-M and CP-S pins                | -1                 |                    | +1  | μΑ   |
| D/A converter output resistance | R <sub>DA</sub>  |                                                                  |                    | 300                |     | Ω    |

# Switching Characteristics at Ta = 25 $\pm 2^{\circ}C$ , $V_{_{DD}}$ = 5 V $\pm 5\%$ (LC74411NE), $V_{_{DD}}$ = 5 V $\pm 10\%$ (LC74411N), $V_{_{SS}}$ = 0 V

| Parameter                      | Symbol              | Conditions | min | typ | max  | Unit |
|--------------------------------|---------------------|------------|-----|-----|------|------|
| Vertical synchronizing signal  |                     |            |     |     |      | •    |
| Pulse width                    | t <sub>vw</sub>     |            | 1   |     |      | μs   |
| Rise time                      | t <sub>vR</sub>     | 3          |     |     | 300  | ns   |
| Fall time                      | t <sub>vF</sub>     | 4,30       |     |     | 300  | ns   |
| Horizontal synchronizing signa | al                  | 2 3        |     |     |      |      |
| Pulse width                    | t <sub>HW</sub>     | 20 3       | 1   |     |      | μs   |
| Rise time                      | t <sub>HR</sub>     | 132        |     |     | 300  | ns   |
| Fall time                      | t <sub>HF</sub>     | CO.        |     |     | 300  | ns   |
| I <sup>2</sup> C timing        |                     |            | •   | •   |      |      |
| SCL frequency                  | t <sub>scl</sub>    |            |     |     | 100  | kHz  |
| Bus release time               | t <sub>BUF</sub>    |            | 4.7 |     |      | μs   |
| Start/hold                     | t <sub>HD STA</sub> |            | 4.0 |     |      | μs   |
| SCL low period                 | t <sub>LOW</sub>    |            | 4.7 |     |      | μs   |
| SCL high period                | t <sub>HIGH</sub>   |            | 4.0 |     |      | μs   |
| Data hold time                 | t <sub>HD DAT</sub> |            | 0   |     |      | μs   |
| Data setup time                | t <sub>SU DAT</sub> |            | 250 |     |      | ns   |
| Rise time                      | t <sub>R</sub>      |            |     |     | 1000 | ns   |
| Fall time                      | t <sub>F</sub>      |            |     |     | 300  | ns   |
| Stop setup time                | t <sub>su sto</sub> |            | 4.0 |     |      | μs   |





## **Sub-Screen Digital Processing Specifications**

| lt                        | tem                       | NTSC (f <sub>H</sub> = 15734Hz) | PAL $(f_H = 15625Hz)$ |  |  |  |  |
|---------------------------|---------------------------|---------------------------------|-----------------------|--|--|--|--|
|                           | Order                     | Y, R–Y, Y, B–Y, Y               | ′, –, Y, –, ······    |  |  |  |  |
|                           | Frequency                 | 480 f <sub>i</sub>              | н                     |  |  |  |  |
|                           | f <sub>T</sub> (MHz)      | 7.552                           | 7.500                 |  |  |  |  |
|                           | Y only                    | 240 f <sub>i</sub>              | н                     |  |  |  |  |
| A/D converter sampling    | f <sub>TY</sub>           | 3.776                           | 3.750                 |  |  |  |  |
|                           | R-Y only                  | 60 f <sub>H</sub>               |                       |  |  |  |  |
|                           | f <sub>TR</sub>           | 0.944                           | 0.938                 |  |  |  |  |
|                           | B-Y only                  | 60 f <sub>H</sub>               |                       |  |  |  |  |
|                           | f <sub>TB</sub>           | 0.944                           | 0.938                 |  |  |  |  |
| Number of bits in quantiz | zation                    | 6 bits                          | 3                     |  |  |  |  |
|                           | Y signal                  | 736 f <sub>H</sub>              |                       |  |  |  |  |
|                           | f <sub>cy</sub>           | 11.58                           | 11.50                 |  |  |  |  |
| D/A converter clock       | R-Y signal                | 184 f <sub>H</sub>              |                       |  |  |  |  |
| (MHz)*1                   | f <sub>CR</sub>           | 2.895                           | 2.875                 |  |  |  |  |
|                           | B-Y signal                | 184 f <sub>i</sub>              | н                     |  |  |  |  |
|                           | f <sub>CB</sub>           | 2.895                           | 2.875                 |  |  |  |  |
|                           | Number of horizontal bits | 288                             |                       |  |  |  |  |
|                           | Y only                    | 192                             |                       |  |  |  |  |
| Write                     | R-Y only                  | 48                              |                       |  |  |  |  |
|                           | B-Y only                  | 48                              |                       |  |  |  |  |
|                           | Number of vertical lines  | 73                              | 85                    |  |  |  |  |
|                           | Number of horizontal bits | 268                             | CI                    |  |  |  |  |
|                           | Y only                    | 180                             |                       |  |  |  |  |
| Readout display*2         | R-Y only                  | 44                              |                       |  |  |  |  |
|                           | B-Y only                  | 44                              |                       |  |  |  |  |
|                           | Number of vertical lines  | 72                              | 84                    |  |  |  |  |

Note: 1. When the PLL divisor has its standard value (PLL4:0 = 10110).

## Initialization

# (1) RES pin: Reset

The RES pin must be held low when power is first applied with the timing shown in the figure.



#### (2) Internal control registers

After a reset, the chip goes to the standby state (SBY = high). When developing the microcontroller software, that software must be designed so that it transmits data for all registers. Also note that data values of zero (0) must be sent for the control registers that have '0' entries in the control register table.

<sup>2.</sup> Target values are shown. (The number of horizontal bits varies with, for example, the frame width adjustment.)

#### I<sup>2</sup>C Control

Data format



Data 1 is stored at register address A1. Data 2 is stored at register address A1 + 1, i.e., the address given by incrementing A1. If the address exceeds 11H, it wraps to 00H.

#### Slave address:

| A6 | A5 | A4 | А3 | A2 | A1 | A0 | R/W |
|----|----|----|----|----|----|----|-----|
| 0  | 0  | 1  | 0  | 0  | 1  | 1  | 0   |

#### **Synchronizing Signal Input**

## • Sync separation

The LC74411N and LC74411NE require sync separated (including AFC processing) V and H signals for both the main and sub-screen. Since V is used for field discrimination and H is used as the PLL reference signal, these signals must be provided reliably.

- The H-M and H-S pin inputs are assumed to be delayed about 1 μs from the video signal's horizontal synchronizing signal and set to standard values.
- Equalizing pulses must be excluded.
- Since noise on the synchronizing signal will disrupt the display, these lines should be placed carefully.
- If the synchronizing signal is unstable, the sub-screen display may be disrupted. We recommend turning off sub-screen display in such cases.

#### • Field discrimination circuit

Since the circuit discriminates based on the phase difference between the falling edges of the H and L signals, these signals must be provided with the timing shown in the figure below.



The periods a and b must be in the following ranges:

a = 0.02 to 0.40 H

b = 0.60 to 0.98 H

The synchronizing signal pulse widths must meet the following conditions:

 $t_{WV} > 1 \mu s$ 

 $t_{WH} > 1 \mu s$ 

#### **Clamp Pulses**

• A/D converter clamping

Since clamp pulses are output to the built-in A/D converter with the timing shown in the figure below, they are set up to fall in the pedestal range. The clamp pulses can be monitored at the CLAMP pin. On a reset or in standby mode, the H-S input signal becomes positive polarity and is output without change.



# **External Control Output Blanking**



Note: FRAME is only output when there is not D/A converter frame.



- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of September, 1996. Specifications and information herein are subject to change without notice.