# **Hex Buffers** The MC14049UB hex inverter/buffer is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. This complementary MOS device finds primary use where low power dissipation and/or high noise immunity is desired. This device provides logic-level conversion using only one supply voltage, $V_{DD}$ . The input-signal high level ( $V_{IH}$ ) can exceed the $V_{DD}$ supply voltage for logic-level conversions. Two TTL/DTL Loads can be driven when the device is used as CMOS-to-TTL/DTL converters ( $V_{DD}=5.0~V,\,V_{OL}\leq0.4~V,\,I_{OL}\geq3.2~mA)$ . Note that pins 13 and 16 are not connected internally on this device; consequently connections to these terminals will not affect circuit operation. - High Source and Sink Currents - High-to-Low Level Converter - Supply Voltage Range = 3.0 V to 18 V - Meets JEDEC UB Specifications - V<sub>IN</sub> can exceed V<sub>DD</sub> - Improved ESD Protection on All Inputs - Pb-Free Packages are Available\* ## MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) | Symbol | Parameter | Value | Unit | |------------------|------------------------------------------------------|---------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> | Input Voltage Range<br>(DC or Transient) | -0.5 to +18.0 | V | | V <sub>out</sub> | Output Voltage Range<br>(DC or Transient) | -0.5 to V <sub>DD</sub><br>+0.5 | V | | I <sub>in</sub> | Input Current<br>(DC or Transient) per Pin | ±10 | mA | | l <sub>out</sub> | Output Current<br>(DC or Transient) per Pin | +45 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) Plastic SOIC | 825<br>740 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature (8–Second Soldering) | 260 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. 1. Temperature Derating: All Packages: See Figure 4. This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields referenced to the $V_{SS}$ pin, only. Extra precautions must be taken to avoid applications of any voltage higher than the maximum rated voltages to this high–impedance circuit. For proper operation, the ranges $V_{SS} \leq V_{in} \leq 18 \ V$ and $V_{SS} \leq V_{out} \leq V_{DD}$ are recommended. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. http://onsemi.com ### MARKING DIAGRAMS PDIP-16 P SUFFIX CASE 648 SOIC-16 D SUFFIX CASE 751B 16 14049U • AWLYWW TSSOP-16 DT SUFFIX CASE 948F SOEIAJ-16 F SUFFIX CASE 966 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet. \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. NC = PIN 13, 16 $V_{SS} = PIN 8$ $V_{DD} = PIN 1$ Figure 1. Pin Assignment Figure 2. Logic Diagram MC14049UB Figure 3. Circuit Schematic (1/6 of circuit shown) ## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | ., | - 5 | - 55°C 25°C 125°C | | | 5°C | | | | |-----------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------------|-------------------------|----------------------|---------------------------|-------------------------------------------|----------------------|-------------------------|----------------------|------| | Characte | ristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | 4-15 | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | V <sub>in</sub> = 0 or V <sub>DD</sub> | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | Z.O | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | | Vdc | | Input Voltage $ (V_O = 4.5 \text{ Vdc}) $ $ (V_O = 9.0 \text{ Vdc}) $ $ (V_O = 13.5 \text{ Vdc}) $ | "0" Level | VIL | 5.0<br>10<br>15 | - | 1.0<br>2.0<br>2.5 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.0<br>2.0<br>2.5 | -<br>-<br>- | 1.0<br>2.0<br>2.5 | Vdc | | $(V_O = 0.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ Vdc})$ | "1" Level | VIH | 5.0<br>10<br>15 | 4.0<br>8.0<br>12.5 | | 4.0<br>8.0<br>12.5 | 2.75<br>5.50<br>8.25 | | 4.0<br>8.0<br>12.5 | | Vdc | | Output Drive Current<br>$(V_{OH} = 2.5 \text{ Vdc})$<br>$(V_{OH} = 9.5 \text{ Vdc})$<br>$(V_{OH} = 13.5 \text{ Vdc})$ | Source | Іон | 5.0<br>10<br>15 | - 1.6<br>- 1.6<br>- 4.7 | | - 1.25<br>- 1.3<br>- 3.75 | - 2.5<br>- 2.6<br>- 10 | -<br>-<br>- | - 1.0<br>- 1.0<br>- 3.0 | -<br>-<br>- | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | I <sub>OL</sub> | 5.0<br>10<br>15 | 3.75<br>10<br>30 | -<br>-<br>- | 3.2<br>8.0<br>24 | 6.0<br>16<br>40 | -<br>-<br>- | 2.6<br>6.6<br>19 | -<br>-<br>- | mAdc | | Input Current | | l <sub>in</sub> | 15 | - | ± 0.1 | - | ±0.000<br>01 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0 | )) | C <sub>in</sub> | - | _ | _ | _ | 10 | 20 | - | - | pF | | Quiescent Current (Per Pa | ackage) | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.0<br>2.0<br>4.0 | -<br>-<br>- | 0.002<br>0.004<br>0.006 | 1.0<br>2.0<br>4.0 | -<br>-<br>- | 30<br>60<br>120 | μAdc | | Total Supply Current (Note<br>(Dynamic plus Quiescer<br>(C <sub>L</sub> = 50 pF on all outpu<br>switching) | nt, Per Package) | Ι <sub>Τ</sub> | 5.0<br>10<br>15 | | | $I_{T} = (3.$ | 8 μΑ/kHz) 1<br>5 μΑ/kHz) 1<br>3 μΑ/kHz) 1 | f + I <sub>DD</sub> | | | μAdc | - Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25°C. To calculate total supply current at loads other than 50 pF: $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.002. ## **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 6) | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|-------------|-----------------|------------------|------| | Output Rise Time $t_{TLH} = (0.8 \text{ ns/pF}) \text{ C}_{L} + 60 \text{ ns} \\ t_{TLH} = (0.3 \text{ ns/pF}) \text{ C}_{L} + 35 \text{ ns} \\ t_{TLH} = (0.27 \text{ ns/pF}) \text{ C}_{L} + 26.5 \text{ ns}$ | t <sub>TLH</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 160<br>100<br>60 | ns | | Output Fall Time $t_{THL} = (0.3 \text{ ns/pF}) \text{ C}_{L} + 25 \text{ ns}$ $t_{THL} = (0.12 \text{ ns/pF}) \text{ C}_{L} + 14 \text{ ns}$ $t_{THL} = (0.1 \text{ ns/pF}) \text{ C}_{L} + 10 \text{ ns}$ | t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 40<br>20<br>15 | 60<br>40<br>30 | ns | | Propagation Delay Time $t_{PLH} = (0.38 \text{ ns/pF}) \text{ C}_L + 61 \text{ ns}$ $t_{PLH} = (0.20 \text{ ns/pF}) \text{ C}_L + 30 \text{ ns}$ $t_{PLH} = (0.11 \text{ ns/pF}) \text{ C}_L + 24.5 \text{ ns}$ | <sup>t</sup> PLH | 5.0<br>10<br>15 | -<br>-<br>- | 80<br>40<br>30 | 120<br>65<br>50 | ns | | Propagation Delay Time $t_{PHL} = (0.38 \text{ ns/pF}) \text{ C}_{L} + 11 \text{ ns}$ $t_{PHL} = (0.12 \text{ ns/PF}) \text{ C}_{L} + 9 \text{ ns}$ $t_{PHL} = (0.11 \text{ ns/pF}) \text{ C}_{L} + 4.5 \text{ ns}$ | <sup>t</sup> PHL | 5.0<br>10<br>15 | -<br>-<br>- | 30<br>15<br>10 | 60<br>30<br>20 | ns | - 5. The formulas given are for the typical characteristics only at 25°C.6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | MC14049UBCP | PDIP-16 | 2,000 Units / Box | | MC14049UBCPG | PDIP-16<br>(Pb-Free) | 2,000 Units / Box | | MC14049UBD | SOIC-16 | 2,400 Units / Box | | MC14049UBDG | SOIC-16<br>(Pb-Free) | 2,400 Units / Box | | MC14049UBDR2 | SOIC-16 | 2,500 / Tape & Reel | | MC14049UBDR2G | SOIC-16<br>(Pb-Free) | 2,500 / Tape & Reel | | MC14049UBDT | TSSOP-16 | 96 Units / Rail | | MC14049UBDTEL | TSSOP-16* | 96 Units / Rail | | MC14049UBDTR2 | TSSOP-16* | 2,500 / Tape & Reel | | MC14049UBF | SOEIAJ-16 | See Note 7 | | MC14049UBFEL | SOEIAJ-16 | See Note 7 | <sup>7.</sup> For ordering information on the EIAJ version of the SOIC packages, please contact your local ON Semiconductor representative. †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb–Free. Figure 4. Typical Voltage Transfer Characteristics versus Temperature $$V_{DD}$$ $$V_{DD}$$ $$V_{DD} = V_{OL}$$ **Figure 5. Typical Output Source Characteristics** Figure 7. Ambient Temperature Power Derating Figure 8. Switching Time Test Circuit and Waveforms #### PACKAGE DIMENSIONS #### PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 **ISSUE T** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIM | IETERS | |-----|-------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | С | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.70 | 1.02 | 1.77 | | G | 0.100 | BSC | 2.54 | BSC | | gH. | 0.050 | BSC | 1.27 | BSC | | J. | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | M | 0 ° | 10° | 0 ° | 10 ° | | S | 0.020 | 0.040 | 0.51 | 1 01 | #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14.5M, 1982 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION, ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|---------|-------|-------| | DIM | MIN | MIN MAX | | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | P | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ### **PACKAGE DIMENSIONS** TSSOP-16 **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948F-01 **ISSUE O** #### NOTES: - IOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) - OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.03) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NI IMBERS ARE SHOWN FOR - MALEMAL CUMULION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | | |-----|--------|----------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | C | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | 6.40 BSC | | BSC | | | M | 0° | 8° | 0° | 8° | | #### PACKAGE DIMENSIONS ### SOEIAJ-16 **F SUFFIX** PLASTIC EIAJ SOIC PACKAGE CASE 966-01 **ISSUE O** #### NOTES: - IOLES: 1 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3 DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) - PHOTHUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR PACANICAT BE 1 OCATED ON THE 1 OWED. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | - | MILLIN | IETERS | INC | HES | |----------------|----------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | C | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Ε | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 | BSC | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 **Phone**: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.