# **SPST (NO) Normally Open Analog Switch** The MC74VHC1G66, NLVHC1G66 is a single pole single throw (SPST) analog switch. It achieves high speed propagation delays and low ON resistances while maintaining low power dissipation. This bilateral switch controls analog and digital voltages that may vary across the full power-supply range (from V<sub>CC</sub> to GND). The MC74VHC1G66, NLVHC1G66 is compatible in function to a single gate of the High Speed CMOS MC74VHC4066 and the metal-gate CMOS MC14066. The device has been designed so that the ON resistances (R<sub>ON</sub>) are much lower and more linear over input voltage than RON of the metal-gate CMOS or High Speed CMOS analog switches. The newer NLVHC offers the same functionality in a 1.2x1.0x0.55mm UDFN6 package. The ON/OFF control inputs are compatible with standard CMOS outputs. The ON/OFF control input structure provides protection when voltages between 0 V and 5.5 V are applied, regardless of the supply voltage. This input structure helps prevent device destruction caused by supply voltage - input/output voltage mismatch, battery backup, hot insertion, etc. #### **Features** - High Speed: $t_{PD} = 20 \text{ ns (Typ)}$ at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 1.0 \mu A$ (Max) at $T_A = 25^{\circ}C$ - Diode Protection Provided on Inputs and Outputs - Improved Linearity and Lower ON Resistance over Input Voltage - Chip Complexity: 11 FETs or 3 Equivalent Gates - ON/OFF Control Input has OVT - Chip Complexity: FETs = 11 - Pb-Free Packages are Available #### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAMS SC-88A **DF SUFFIX CASE 419A** TSOP-5 DT SUFFIX **CASE 483** LIDEN6 **MU SUFFIX** CASE 517AA V9. V = Device Code = Date Code\* М W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*Date Code orientation and/or position may vary depending upon manufacturing location. #### **PIN ASSIGNMENT** | 1 | IN/OUT X <sub>A</sub> | |---|-----------------------| | 2 | OUT/IN Y <sub>A</sub> | | 3 | GND | | 4 | ON/OFF CONTROL | | 5 | V <sub>CC</sub> | #### **FUNCTION TABLE** | State of Analog Switch | |------------------------| | Off | | On | | | #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet. Figure 1. Pinout Diagrams ## **MAXIMUM RATINGS** | Symbol | Characteristics | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Value | Unit | |----------------------|-----------------------------------------------|-------------------------------------------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | 20 13 | -0.5 to +7.0 | V | | $V_{IN}$ | Digital Input Voltage | 135 | -0.5 to +7.0 | V | | V <sub>IS</sub> | Analog Output Voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IK</sub> | Digital Input Diode Current | | -20 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND | | +25 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Sec | onds | 260 | °C | | TJ | Junction Temperature Under Bias | | +150 | °C | | $\theta_{JA}$ | Thermal Resistance | SC70-5 (Note 1)<br>SOT23-5 | 350<br>230 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air at 85°C | SC70–5<br>SOT23–5 | 150<br>200 | mW | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>harged Device Model (Note 4) | > 2000<br>> 200<br>N/A | V | | I <sub>LATCHUP</sub> | Latchup Performance Above V <sub>CC</sub> and | Below GND at 125°C (Note 5) | ±500 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - device reliability. 1. Measured with minimum pad spacing on an FR4 board, using 10 mm-by-1 inch, 2-ounce copper trace with no air flow. - 2. Tested to EIA/JESD22-A114-A. - 3. Tested to EIA/JESD22-A115-A. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. ## **RECOMMENDED OPERATING CONDITIONS** | Symbol | Characteristics | | Min | Max | Unit | |---------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------|------------|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | | 2.0 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage | | GND | 5.5 | V | | V <sub>IS</sub> | DC Output Voltage | | GND | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature Range | | <b>-55</b> | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time<br>ON/OFF Control Input | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$<br>$V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | 0<br>0 | 100<br>20 | ns/V | # Device Junction Temperature versus Time to 0.1% Bond Failures | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 178,700 | 20.4 | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 3. Failure Rate vs. Time Junction Temperature # DC ELECTRICAL CHARACTERISTICS | | | | v <sub>cc</sub> | T <sub>A</sub> = | 25°C | $T_A \le$ | 85°C | -55 ≤ T <sub>A</sub> | ≤ 125°C | | |------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level<br>Input Voltage<br>ON/OFF Control Input | R <sub>ON</sub> = Per Spec | 2.0<br>3.0<br>4.5<br>5.5 | 1.5<br>2.1<br>3.15<br>3.85 | | 1.5<br>2.1<br>3.15<br>3.85 | | 1.5<br>2.1<br>3.15<br>3.85 | | V | | V <sub>IL</sub> | Maximum Low-Level<br>Input Voltage<br>ON/OFF Control Input | R <sub>ON</sub> = Per Spec | 2.0<br>3.0<br>4.5<br>5.5 | | 0.5<br>0.9<br>1.35<br>1.65 | | 0.5<br>0.9<br>1.35<br>1.65 | | 0.5<br>0.9<br>1.35<br>1.65 | V | | I <sub>IN</sub> | Maximum Input<br>Leakage Current<br>ON/OFF Control Input | $V_{IN} = V_{CC}$ or GND | 0 to<br>5.5 | | ±0.1 | | ±1.0 | | ±1.0 | μΑ | | Icc | Maximum Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ or GND $V_{IO} = 0 \text{ V}$ | 5.5 | | 1.0 | | 20 | | 40 | μΑ | | R <sub>ON</sub> | Maximum "ON"<br>Resistance | $V_{IN} = V_{IH}$<br>$V_{IS} = V_{CC}$ or GND<br>$ I_{IS} \le 5$ mA (Figure 4) | 3.0<br>4.5<br>5.5 | | 60<br>45<br>40 | | 70<br>50<br>45 | | 100<br>60<br>55 | Ω | | I <sub>OFF</sub> | Maximum Off-Channel<br>Leakage Current | $V_{IN} = V_{IL}$<br>$V_{IS} = V_{CC}$ or GND<br>Switch Off (Figure 5) | 5.5 | | 0.1 | | 0.5 | | 1.0 | μΑ | # AC ELECTRICAL CHARACTERISTICS $C_{load}$ = 50 pF, Input $t_{\text{r}}/t_{\text{f}}$ = 3.0 ns | | | | V <sub>CC</sub> | Т | A = 25° | С | <b>T</b> <sub>A</sub> ≤ | 85°C | -55 ≤ T <sub>A</sub> | ≤ 125°C | | |----------------------------------------|---------------------------------------------------------------------|--------------------------------------------------|--------------------------|-----|------------------------|----------------------|-------------------------|----------------------|----------------------|----------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum<br>Propagation Delay,<br>Input X to Y | Y <sub>A</sub> = Open<br>(Figure 14) | 2.0<br>3.0<br>4.5<br>5.5 | | 1<br>0.6<br>0.6<br>0.6 | 5<br>2<br>1<br>1 | | 6<br>3<br>1<br>1 | | 7<br>4<br>2<br>1 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum<br>Propagation Delay,<br>ON/OFF Control to Analog<br>Output | $R_L = 1000 \Omega$ (Figure 15) | 2.0<br>3.0<br>4.5<br>5.5 | | 32<br>28<br>24<br>20 | 40<br>35<br>30<br>25 | | 45<br>40<br>35<br>30 | | 50<br>45<br>40<br>35 | ns | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum<br>Propagation Delay,<br>ON/OFF Control to<br>Analog Output | $R_L = 1000 \Omega$ (Figure 15) | 2.0<br>3.0<br>4.5<br>5.5 | | 32<br>28<br>24<br>20 | 40<br>35<br>30<br>25 | | 45<br>40<br>35<br>30 | | 50<br>45<br>40<br>35 | ns | | C <sub>IN</sub> | Maximum Input | ON/OFF Control Input | 0.0 | | 3 | 10 | | 10 | | 10 | pF | | | Capacitance | Control Input = GND<br>Analog I/O<br>Feedthrough | 5.0 | | 4<br>4 | 10<br>10 | | 10<br>10 | | 10<br>10 | | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|----------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Note 6) | 18 | рF | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>. C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. # ADDITIONAL APPLICATION CHARACTERISTICS (Voltages Referenced to GND Unless Noted) | Symbol | Parameter | Test Conditions | v <sub>cc</sub> | Limit<br>25°C | Unit | |-----------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------| | BW | Maximum On-Channel Bandwidth or<br>Minimum Frequency Response<br>(Figure 10) | $f_{in}$ = 1 MHz Sine Wave Adjust $f_{in}$ voltage to obtain 0 dBm at $V_{OS}$ Increase $f_{in}$ = frequency until dB meter reads $-3$ dB $R_L$ = $50~\Omega$ | 3.0<br>4.5<br>5.5 | 150<br>175<br>180 | MHz | | ISO <sub>off</sub> | Off-Channel Feedthrough Isolation (Figure 11) | $f_{in}$ = Sine Wave<br>Adjust $f_{in}$ voltage to obtain 0 dBm at $V_{IS}$<br>$f_{in}$ = 10 kHz, $R_L$ = 600 $\Omega$ | | -80<br>-80<br>-80 | dB | | NOISE <sub>feed</sub> | Feedthrough Noise Control to Switch (Figure 12) | $V_{in} \leq$ 1 MHz Square Wave ( $t_r$ = $t_f$ = 2 ns)<br>$R_L$ = 600 $\Omega$ | | 45<br>60<br>130 | $mV_{PP}$ | | THD | Total Harmonic Distortion (Figure 13) | $\begin{array}{l} f_{in} = 1 \text{ kHz}, \ R_L = 10 \text{ k}\Omega \\ \text{THD} = \text{THD}_{Measured} - \text{THD}_{Source} \\ V_{IS} = 3.0 \ V_{PP} \text{ sine wave} \\ V_{IS} = 5.0 \ V_{PP} \text{ sine wave} \end{array}$ | 3.3<br>5.5 | 0.30<br>0.15 | % | Figure 4. On Resistance Test Set-Up Figure 5. Maximum Off-Channel Leakage Current Test Set-Up Figure 6. Maximum On-Channel Leakage Current Test Set-Up Figure 7. Propagation Delay Test Set-Up Switch to Position 2 when testing $t_{PLZ}$ and $t_{PZL}$ Switch to Position 1 when testing $t_{PHZ}$ and $t_{PZH}$ Figure 8. Propagation Delay Output Enable/Disable Test Set-Up Figure 9. Power Dissipation Capacitance Test Set-Up Figure 10. Maximum On-Channel Bandwidth Test Set-Up Figure 11. Off-Channel Feedthrough Isolation Test Set-Up Figure 12. Feedthrough Noise, ON/OFF Control to Analog Out, Test Set-Up Figure 13. Total Harmonic Distortion Test Set-Up Figure 14. Propagation Delay, Analog In to Analog Out Waveforms Figure 15. Propagation Delay, ON/OFF Control # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|---------------------|-----------------------| | MC74VHC1G66DFT1 | SC-88A | | | MC74VHC1G66DFT1G | SC-88A<br>(Pb-Free) | | | MC74VHC1G66DFT2 | SC-88A | | | MC74VHC1G66DFT2G | SC-88A<br>(Pb-Free) | 3000 / Tape & Reel | | MC74VHC1G66DTT1 | TSOP-5 | | | MC74VHC1G66DTT1G | TSOP-5<br>(Pb-Free) | | | NLVHC1G66MUR2G | UDFN6<br>(Pb-Free) | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **PACKAGE DIMENSIONS** SC-88A, SOT-353, SC-70 CASE 419A-02 **ISSUE J** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. 419A-01 OBSOLETE. NEW STANDARD 419A-02. 4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. | | INCHES | | MILLIN | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.071 | 0.087 | 1.80 | 2.20 | | В | 0.045 | 0.053 | 1.15 | 1.35 | | С | 0.031 | 0.043 | 0.80 | 1.10 | | D | 0.004 | 0.012 | 0.10 | 0.30 | | G | 0.026 | BSC | 0.65 BSC | | | Н | | 0.004 | | 0.10 | | J | 0.004 | 0.010 | 0.10 | 0.25 | | K | 0.004 | 0.012 | 0.10 | 0.30 | | N | 0.008 REF | | 0.20 | REF | | S | 0.079 | 0.087 | 2.00 | 2.20 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **PACKAGE DIMENSIONS** TSOP-5, SOT23-5 CASE 483-02 ISSUE F - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. 4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. 5. OPTIONAL CONSTRUCTION: AN - BURRS. OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 3.00 | BSC | | | | | В | 1.50 | BSC | | | | | С | 0.90 | 1.10 | | | | | D | 0.25 | 0.50 | | | | | G | 0.95 | BSC | | | | | TE. | 0.01 | 0.10 | | | | | Jin | 0.10 | 0.26 | | | | | K | 0.20 | 0.60 | | | | | L | 1.25 | 1.55 | | | | | M | 0 ° | 10° | | | | | S | 2.50 | 3.00 | | | | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS UDFN6, 1.2x1.0, 0.4P CASE 517AA-01 ISSUE A **DIMENSIONS: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and up are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice are registred trained and a components in the control of contr arising out of the application of use of any product of circuit, and specifically disclaims any and an inability, including without inhabit special, consequential of incidental darinages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free **Europe, Middle East and Africa Technical Support:** Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative