M68HC05 icrocontrollers MC68HC05J1A/D Rev. 3, 4/2002 WWW.MOTOROLA.COM/SEMICONDUCTORS # MC68HC05J1A MC68HCL05J1A MC68HSC05J1A **Technical Data** To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://www.motorola.com/semiconductors/ The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location. Motorola and the Stylized M Logo are registered trademarks of Motorola, Inc. DigitalDNA is a trademark of Motorola, Inc. © Motorola, Inc., 2002 MC68HC05J1A — Rev. 3.0 ## **Technical Data** ### **Revision History** | Date | Revision<br>Level | Description | Page<br>Number(s) | |-------------|-------------------|--------------------------------------------------------------------------------------------|-------------------| | luly 2004 | 2.0 | 10.5 Thermal Characteristics — In table under Thermal resistance, device numbers corrected | 97 | | July, 2001 | | Section 12. Ordering Information — Added Table 12-1. MC Order Numbers for clarity | 111 | | April, 2002 | 3.0 | Update World Wide Web address | 112 | ## Technical Data — MC68HC05J1A ## **List of Sections** | Section 1. General Description | |-------------------------------------------| | Section 2. Memory27 | | Section 3. Central Processor Unit (CPU)33 | | Section 4. Interrupts | | Section 5. Resets | | Section 6. Low-Power Modes55 | | Section 7. Parallel Input/Output (I/O)61 | | Section 8. Multifunction Timer71 | | Section 9. Instruction Set77 | | Section 10. Electrical Specifications95 | | Section 11. Mechanical Specifications | | Section 12. Ordering Information111 | | Appendix A. MC68HCL05J1A117 | | Appendix B. MC68HSC05J1A | MC68HC05J1A — Rev. 3.0 Technical Data 6 ## List of Sections ## Technical Data — MC68HC05J1A ## **Table of Contents** ## **Section 1. General Description** | 1.1 | Contents17 | |--------------------------------------------------------------------------------------|----------------------------| | 1.2 | Introduction | | 1.3 | Features | | 1.4 | Mask Options | | 1.5 | MCU Structure | | 1.6<br>1.6.1<br>1.6.2<br>1.6.2<br>1.6.2<br>1.6.2<br>1.6.3<br>1.6.4<br>1.6.5<br>1.6.6 | 2 Ceramic Resonator | | | Section 2. Memory | | 2.1 | Contents | | 2.2 | Introduction | | 2.3 | Memory Map | | 2.4 | Input/Output (I/O) Section | | 2.5 | Random-Access Memory (RAM) | | 2.6 | Read-Only Memory (ROM)28 | | | | MC68HC05J1A — Rev. 3.0 ## **Table of Contents** ## **Section 3. Central Processor Unit (CPU)** | 3.1 | Contents | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.2 | Introduction | | 3.3<br>3.3.1<br>3.3.2<br>3.3.3<br>3.3.4<br>3.3.5 | CPU Registers 34 Accumulator 35 Index Register 35 Stack Pointer 36 Program Counter 37 Condition Code Register 38 | | 3.4 | Arithmetic/Logic Unit (ALU)39 | | | Section 4. Interrupts | | 4.1 | Contents | | 4.2 | Introduction | | 4.3 | Interrupt Sources | | 4.3.1 | Software Interrupt | | 4.3.2 | External Interrupts | | 4.3.2. | | | 4.3.2. | | | 4.3.2. | · · · · · · · · · · · · · · · · · · · | | 4.3.3<br>4.3.3. | Timer Interrupts | | 4.3.3. | | | 4.3.3. | <b>'</b> | | 4.4 | Interrupt Processing | | | Section 5. Resets | | 5.1 | Contents | | 5.2 | Introduction | | 5.3 | Reset Types | | 5.3.1 | Power-On Reset50 | | 5.3.2 | External Reset | | 5.3.3 | Computer Operating Properly (COP) Reset51 | | 5.3.4 | Illegal Address Reset | | | MC68HC05J1A — Rev. 3.0 | **Table of Contents** | 5.4<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4 | Reset States 52 CPU 52 I/O Port Registers 52 Multifunction Timer 53 COP Watchdog 53 | | | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Section 6. Low-Power Modes | | | | 6.1 | Contents | | | | 6.2 | Introduction | | | | 6.3 | Stop Mode | | | | 6.4 | Wait Mode | | | | 6.5 | Halt Mode | | | | 6.6 | Wait Mode56Halt Mode57Data-Retention Mode59 | | | | | Section 7. Parallel Input/Output (I/O) | | | | 7.1 | Contents | | | | 7.2 | Introduction61 | | | | 7.3 | I/O Port Function | | | | 7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4 | Port A.62Port A Data Register.62Data Direction Register A.63Pulldown Register A.64Port A External Interrupts.65 | | | | 7.5<br>7.5.1<br>7.5.2<br>7.5.3 | Port B | | | MC68HC05J1A — Rev. 3.0 ## **Table of Contents** | <b>Section</b> | Q | Mull+ifu | nction | Timor | |----------------|------------|-------------|--------|-------| | Section | <b>O</b> . | IVILIITITLI | nction | Timer | | 8.1 | Contents | |----------------|---------------------------------------------------| | 8.2 | Introduction | | 8.3 | Timer Status and Control Register | | 8.4 | COP Watchdog | | | | | | Section 9. Instruction Set | | 9.1 | Contents | | 9.2 | Introduction | | 9.3 | Addressing Modes | | 9.3.1 | Inherent | | 9.3.2 | Immediate79 | | 9.3.3<br>9.3.4 | Direct .79 Extended .79 | | 9.3.5 | Indexed, No Offset | | 9.3.6 | Indexed, 8-Bit Offset | | 9.3.7 | Indexed, 16-Bit Offset | | 9.3.8 | Relative81 | | 9.4 | Instruction Types81 | | 9.4.1 | Register/Memory Instructions82 | | 9.4.2 | Read-Modify-Write Instructions | | 9.4.3 | Jump/Branch Instructions84 | | 9.4.4<br>9.4.5 | Bit Manipulation Instructions | | | | | 9.5 | Instruction Set Summary | | 9.6 | Opcode Map | | | Section 10. Electrical Specifications | | 10.1 | Contents | | 10.2 | Introduction95 | | 10.3 | Maximum Ratings96 | | | | | | MC68HC05J1A — Rev. 3.0 | **Table of Contents** | 10.4 | Operating Temperature Range97 | |-------|------------------------------------------------------------| | 10.5 | Thermal Characteristics | | 10.6 | Power Considerations | | 10.7 | 5.0-Volt DC Electrical Characteristics99 | | 10.8 | 3.3-Volt DC Electrical Characteristics100 | | 10.9 | 5.0-Volt Control Timing105 | | 10.10 | 3.3-Volt Control Timing106 | | | Section 11. Mechanical Specifications | | 11.1 | Contents | | 11.2 | Contents | | 11.3 | 20-Pin Plastic Dual In-Line Package (PDIP)110 | | 11.4 | 20-Pin Small Outline Integrated Circuit Package (SOIC) 110 | | | Section 12. Ordering Information | | 12.1 | Contents | | 12.2 | Introduction111 | | 12.3 | MC Order Numbers111 | | 12.4 | MCU Ordering Forms | | 12.5 | Application Program Media | | 12.6 | Diskettes | | 12.7 | EPROMs | | 12.8 | ROM Program Verification | | 12.9 | ROM Verification Units (RVUs)115 | MC68HC05J1A — Rev. 3.0 ## **Table of Contents** ## Appendix A. MC68HCL05J1A | A.1 | Contents | |-----|----------------------------------| | A.2 | Introduction | | A.3 | DC Electrical Characteristics | | A.4 | MC Ordering Information | | | Appendix B. MC68HSC05J1A | | B.1 | Contents | | B.2 | Introduction | | B.3 | DC Electrical Characteristics124 | | B.4 | Control Timing125 | | B.5 | MC Ordering Information126 | | | | ## Technical Data — MC68HC05J1A ## **List of Figures** | Figure | Title | Page | |--------|-----------------------------------------------------------|------| | 1-1 | MC68HC05J1A Block Diagram | 20 | | 1-2 | Pin Assignments | 21 | | 1-3 | Bypassing Layout Recommendation | 22 | | 1-4 | Crystal Connections with Feedback Resistor Mask Option | 23 | | 1-5 | Crystal Connections without Feedback Resistor Mask Option | 23 | | 1-6 | Ceramic Resonator Connections | | | | with Feedback Resistor Mask Option | 24 | | 1-7 | Ceramic Resonator Connections | | | | without Feedback Resistor Mask Option | 24 | | 1-8 | RC Oscillator Connections | 25 | | 1-9 | External Clock Connections | 25 | | 2-1 | Memory Map | 29 | | 2-2 | I/O Register Summary | 30 | | 3-1 | Programming Model | 34 | | 3-2 | Accumulator (A) | 35 | | 3-3 | Index Register (X) | 35 | | 3-4 | Stack Pointer (SP) | 36 | | 3-5 | Program Counter (PC) | 37 | | 3-6 | Condition Code Register (CCR) | 38 | | 4-1 | External Interrupt Logic | 43 | | 4-2 | IRQ Status and Control Register (ISCR) | 45 | | 4-3 | Stacking Order | 47 | $\mathsf{MC68HC05J1A} - \mathsf{Rev.}\ 3.0$ ## List of Figures | Figure | Title | Page | |--------|-------------------------------------------------------------------------------------------|----------| | 4-4 | Interrupt Flowchart | 48 | | 5-1 | Reset Sources | 50 | | 5-2 | COP Register (COPR) | 51 | | 6-1 | Stop/Wait/Halt Flowchart | | | 7-1 | Port A Data Register (PORTA) | 62 | | 7-2 | Data Direction Register A (DDRA) | 63 | | 7-3 | Pulldown Register A (PDRA) | 64 | | 7-4 | Port A I/O Circuit | 65 | | 7-5 | Port B Data Register (PORTB) | 67 | | 7-6 | Data Direction Register B (DDRB) | 68 | | 7-7 | Pulldown Register B (PDRB) | 69 | | 7-8 | Port B I/O Circuit | | | 8-1 | Multifunction Timer Block Diagram | 72 | | 8-2 | Timer Status and Control Register (TSCR) | | | 8-3 | Timer Counter Register (TCNTR) | | | 8-4 | COP Register (COPR) | | | | | | | 10-1 | Typical $V_{OH}/I_{OH}$ ( $V_{DD} = 5.0 \text{ V}$ ) | 101 | | 10-2 | Typical $V_{OH}/I_{OH}$ ( $V_{DD} = 3.3 \text{ V}$ ) | 101 | | 10-3 | Typical $V_{OL}/I_{OL}$ ( $V_{DD} = 5.0 \text{ V}$ ) | | | 10-4 | Typical $V_{OL}/I_{OL}$ ( $V_{DD} = 3.3 \text{ V}$ ) | | | 10-5 | Typical Operating I <sub>DD</sub> (25°C) | | | 10-6 | Typical Wait Mode I <sub>DD</sub> (25°C) | | | 10-7 | Typical Internal Operating Frequency for Various V <sub>DD</sub> at 25°C — RC Option Only | 104 | | 10-8 | External Interrupt Timing | | | 10-9 | Stop Mode Recovery Timing | | | 10-10 | Power-On Reset Timing | | | 10-11 | External Reset Timing | | | A-1 | Maximum Run Mode I <sub>DD</sub> versus Frequency | | | A-2 | Maximum Wait Mode I <sub>DD</sub> versus Frequency | 121 | | | MC68HC05J1A — | Rev. 3.0 | ## Technical Data — MC68HC05J1A ## **List of Tables** | Table | Title | Page | |-------|-----------------------------------------------------------------|------| | 4-1 | Reset/Interrupt Vector Addresses | 47 | | 7-1 | Port A Pin Functions | 66 | | 7-2 | Port B Pin Functions | 70 | | 8-1 | Real-Time Interrupt Rate Selection | | | 9-1 | Register/Memory Instructions | 82 | | 9-2 | Read-Modify-Write Instructions | 83 | | 9-3 | Jump and Branch Instructions | 85 | | 9-4 | Bit Manipulation Instructions | 86 | | 9-5 | Control Instructions | 87 | | 9-6 | Instruction Set Summary | 88 | | 9-7 | Opcode Map | 94 | | 12-1 | MC Order Numbers | 111 | | A-1 | Low-Power Output Voltage (V <sub>DD</sub> = 1.8–2.4 Vdc) | 118 | | A-2 | Low-Power Output Voltage (V <sub>DD</sub> = 2.5–3.6 Vdc) | 118 | | A-3 | Low-Power Supply Current | 119 | | A-4 | Low-Power Pulldown Current | 120 | | A-5 | MC Order Numbers | 121 | | B-1 | High-Speed Supply Current | 124 | | B-2 | High-Speed Control Timing ( $V_{DD} = 5.0 \text{ V} \pm 10\%$ ) | 125 | | B-3 | High-Speed Control Timing ( $V_{DD} = 3.3 \text{ V} \pm 10\%$ ) | 125 | | B-4 | MC Order Numbers | 126 | MC68HC05J1A — Rev. 3.0 Technical Data **List of Tables** ## Technical Data — MC68HC05J1A ## **Section 1. General Description** #### 1.1 Contents | 1.2 | Introduction | |--------|-------------------------------------| | 1.3 | Features | | 1.4 | Mask Options | | 1.5 | MCU Structure | | 1.6 | Pin Assignments | | 1.6.1 | V <sub>DD</sub> and V <sub>SS</sub> | | 1.6.2 | OSC1 and OSC2 | | 1.6.2. | 1 Crystal | | 1.6.2. | 2 Ceramic Resonator | | 1.6.2. | 3 RC Oscillator | | 1.6.2. | 4 External Clock | | 1.6.3 | RESET | | 1,6.4 | ĪRQ26 | | 1.6.5 | PA7–PA0 | | 1.6.6 | PB5–PB0 | | | | MC68HC05J1A — Rev. 3.0 Technical Data ### **General Description** #### 1.2 Introduction The MC68HC05J1A is a member of the low-cost, high-performance M68HC05 Family of 8-bit microcontroller units (MCU). The M68HC05 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the popular M68HC05 central processor unit (CPU) and are available with a variety of subsystems, memory sizes and types, and package types. On-chip memory of the MC68HC05J1A includes: - 1240 bytes of user read-only memory (ROM) - 64 bytes of user random-access memory (RAM) Information on the MC68HCL05J1A, a low-power version of the MC68HC05J1A, is introduced in **Appendix A. MC68HCL05J1A**. Information on the MC68HSC05J1A, a high-speed version of the MC68HC05J1A, is introduced in Appendix B. MC68HSC05J1A. #### 1.3 Features Features of the MCU include: - Popular M68HC05 CPU - Memory-mapped input/output (I/O) registers - 1240 bytes of user ROM including eight user vector locations - 64 bytes of user RAM - 14 bidirectional I/O pins with these features: - Software programmable pulldown devices - Four I/O pins with 8-mA current sinking capability - Four I/O pins with maskable external interrupt capability - Hardware mask and flag for external interrupts - Fully static operation with no minimum clock speed - On-chip oscillator with connections for a crystal or ceramic resonator or for a resistor-capacitor (RC) network Technical Data MC68HC05J1A — Rev. 3.0 General Description Mask Options - 15-bit multifunction timer - Computer operating properly (COP) watchdog - Power-saving stop (or halt), wait, and data-retention modes - Illegal address reset - Internal steering diode between RESET and V<sub>DD</sub> pins - 8 × 8 unsigned multiply instruction - 20-pin plastic dual in-line package (PDIP) - 20-pin small outline integrated circuit package (SOIC) ### 1.4 Mask Options Available MC68HC05J1A mask options are: - On-chip oscillator connections: crystal/ceramic resonator connections or resistor-capacitor (RC) network connections - Crystal/ceramic resonator feedback resistor: connected or not connected (available only with crystal/ceramic oscillator mask option) - STOP instruction: enabled or disabled (converted to WAIT instruction) - External interrupt pins: edge-triggered or edge- and level-triggered - Port A and port B pulldown resistors: connected or not connected - COP watchdog timer: enabled or disabled - Port A external interrupt capability: enabled or disabled MC68HC05J1A — Rev. 3.0 Technical Data ### **General Description** #### 1.5 MCU Structure Figure 1-1 shows the structure of the MC68HC05J1A MCU. Figure 1-1. MC68HC05J1A Block Diagram General Description Pin Assignments ### 1.6 Pin Assignments Figure 1-2 shows the MC68HC05J1A pin assignments. ### 1.6.1 $V_{DD}$ and $V_{SS}$ $V_{DD}$ and $V_{SS}$ are the power supply and ground pins. The MCU operates from a single 5-V power supply. Very fast signal transitions occur on the MCU pins, placing high short-duration current demands on the power supply. To prevent noise problems, take special care to provide good power supply bypassing at the MCU. Place bypass capacitors as close to the MCU as possible, as **Figure 1-3** shows. C2 is an optional bulk current bypass capacitor for use in applications that require the port pins to source high current levels. MC68HC05J1A — Rev. 3.0 ### **General Description** Figure 1-3. Bypassing Layout Recommendation #### 1.6.2 OSC1 and OSC2 The OSC1 and OSC2 pins are the control connections for the on-chip oscillator. Depending on the mask option selected, the oscillator can be driven by any one of these: - Crystal - Ceramic resonator - Resistor-capacitor (RC) network - External clock signal The frequency of the internal oscillator is f<sub>OSC</sub>. The MCU divides the internal oscillator output by two to produce the internal clock with a frequency of f<sub>OP</sub>. An internal feedback resistor between the OSC1 and OSC2 pins is available as a mask option. The feedback resistor mask option is available only when the crystal/ceramic resonator mask option is also selected. #### 1.6.2.1 Crystal 22 With the crystal/ceramic resonator mask option, a crystal connected to the OSC1 and OSC2 pins can drive the on-chip oscillator. **Figure 1-4** and **Figure 1-5** show a typical crystal oscillator circuit for an AT-cut, parallel resonant crystal. Follow the crystal supplier's recommendations, as the crystal parameters determine the external component values Technical Data MC68HC05J1A — Rev. 3.0 General Description Pin Assignments required to provide reliable startup and maximum stability. The load capacitance values used in the oscillator circuit design should include all stray layout capacitances. To minimize output distortion, mount the crystal and capacitors as close as possible to the pins. **NOTE:** Use an AT-cut crystal and not an AT-strip crystal. The MCU may overdrive an AT-strip crystal. Figure 1-4. Crystal Connections with Feedback Resistor Mask Option Figure 1-5. Crystal Connections without Feedback Resistor Mask Option MC68HC05J1A — Rev. 3.0 **MOTOROLA** ### **General Description** #### 1.6.2.2 Ceramic Resonator To reduce cost, use a ceramic resonator in place of the crystal. Use the circuit in **Figure 1-6** or **Figure 1-7** for a ceramic resonator and follow the resonator manufacturer's recommendations. The load capacitance values used in the oscillator circuit design should include all stray layout capacitances. To minimize output distortion, mount the resonator as close as possible to the pins. Figure 1-6. Ceramic Resonator Connections with Feedback Resistor Mask Option Figure 1-7. Ceramic Resonator Connections without Feedback Resistor Mask Option Technical Data MC68HC05J1A — Rev. 3.0 General Description Pin Assignments #### 1.6.2.3 RC Oscillator For maximum cost reduction, the RC oscillator mask option allows the configuration shown in **Figure 1-8** to drive the on-chip oscillator. The OSC2 signal is a square wave, and the signal on OSC1 is a triangular wave. The optimum frequency for the RC oscillator configuration is 2 MHz. Mount the RC components as close as possible to the pins for startup stabilization and to minimize output distortion. Figure 1-8. RC Oscillator Connections #### 1.6.2.4 External Clock With the RC oscillator mask option, an external clock from another CMOS-compatible device can drive the OSC1 input. Leave the OSC2 pin unconnected, as **Figure 1-9** shows. Figure 1-9. External Clock Connections MC68HC05J1A — Rev. 3.0 ## **General Description** #### 1.6.3 **RESET** A logic 0 on the RESET pin forces the MCU to a known startup state. See **5.3.2 External Reset** for more information. #### 1.6.4 **IRQ** The IRQ pin is an asynchronous external interrupt pin. See **4.3.2.1 IRQ Pin**. #### 1.6.5 PA7-PA0 PA7–PA0 are the pins of port A, a general-purpose, bidirectional I/O port. See **7.4 Port A**. #### 1.6.6 PB5-PB0 PB5–PB0 are the pins of port B, a general-purpose, bidirectional I/O port. See **7.5 Port B**. #### Technical Data — MC68HC05J1A ## Section 2. Memory #### 2.1 Contents | 2.2 | Introduction | .27 | |-----|----------------------------|-----| | 2.3 | Memory Map | .27 | | 2.4 | Input/Output (I/O) Section | .28 | | | Random-Access Memory (RAM) | | | 2.6 | Read-Only Memory (ROM) | .28 | | | | | ### 2.2 Introduction This section describes the organization of the on-chip memory. ## 2.3 Memory Map The central processor unit (CPU) can address 2 Kbytes of memory space as shown in **Figure 2-1**. The read-only memory (ROM) portion of memory holds the program instructions, fixed data, user-defined vectors, and interrupt service routines. The random-access memory (RAM) portion of memory holds variable data. Input/output (I/O) registers are memory-mapped so that the CPU can access their locations in the same way that it accesses all other memory locations. MC68HC05J1A — Rev. 3.0 Technical Data Go to: www.freescale.com ## Memory ### 2.4 Input/Output (I/O) Section The first 32 addresses of the memory space, \$0001–\$001F, are the I/O section. These are the addresses of the I/O control registers, status registers, and data registers. See **Figure 2-2**. One I/O register shown in **Figure 2-2** is located outside the 32-byte I/O section: the computer operating properly (COP) register is mapped at \$07F0. ### 2.5 Random-Access Memory (RAM) The 64 addresses from \$00C0 to \$00FF serve as both the user RAM and the stack RAM. The CPU uses five stack RAM bytes to save all CPU register contents before processing an interrupt. During a subroutine call, the CPU uses two bytes to store the return address. The stack pointer decrements during pushes and increments during pulls. #### **NOTE:** Be careful when using nested subroutines or multiple interrupt levels. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation. ### 2.6 Read-Only Memory (ROM) The ROM is located in two areas of the memory map: - 1. Addresses \$0300–\$07CF contain 1232 bytes of user ROM. - Addresses \$07F8–\$07FF contain 16 bytes of ROM reserved for user vectors. Memory Read-Only Memory (ROM) <sup>\*</sup>Writing to bit 0 of \$07F0 clears the COP watchdog. Reading \$07F0 returns ROM data. Figure 2-1. Memory Map MC68HC05J1A — Rev. 3.0 Technical Data ### **Memory** Figure 2-2. I/O Register Summary (Sheet 1 of 2) Technical Data MC68HC05J1A — Rev. 3.0 Go to: www.freescale.com **MOTOROLA** Memory Read-Only Memory (ROM) Figure 2-2. I/O Register Summary (Sheet 2 of 2) ### Technical Data — MC68HC05J1A ## Section 3. Central Processor Unit (CPU) #### 3.1 Contents | 3.2 | Introduction | 33 | |-------|-----------------------------|----| | 3.3 | CPU Registers | 34 | | 3.3.1 | Accumulator | 35 | | 3.3.2 | Index Register | | | 3.3.3 | Stack Pointer | | | 3.3.4 | Program Counter | | | 3.3.5 | Condition Code Register | 38 | | 3.4 | Arithmetic/Logic Unit (ALU) | 39 | #### 3.2 Introduction This section describes the central processor unit (CPU) registers. MC68HC05J1A — Rev. 3.0 ## **Central Processor Unit (CPU)** ## 3.3 CPU Registers **Figure 3-1** shows the five CPU registers. CPU registers are not part of the memory map. Figure 3-1. Programming Model Central Processor Unit (CPU) CPU Registers #### 3.3.1 Accumulator The accumulator (A) shown in **Figure 3-2** is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and results of arithmetic and non-arithmetic operations. Figure 3-2. Accumulator (A) #### 3.3.2 Index Register In the indexed addressing modes, the CPU uses the byte in the index register (X) shown in Figure 3-3 to determine the conditional address of the operand. See 9.3.5 Indexed, No Offset, 9.3.6 Indexed, 8-Bit Offset, and 9.3.7 Indexed, 16-Bit Offset for more information on indexed addressing. The 8-bit index register also can serve as a temporary data storage location. Figure 3-3. Index Register (X) MC68HC05J1A — Rev. 3.0 Technical Data ## **Central Processor Unit (CPU)** #### 3.3.3 Stack Pointer The stack pointer (SP) shown in **Figure 3-4** is a 16-bit register that contains the address of the next free location on the stack. During a reset or after the reset stack pointer (RSP) instruction, the stack pointer initializes to \$00FF. The address in the stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. The 10 most significant bits of the stack pointer are fixed permanently at 0000000011, so the stack pointer produces addresses from \$00C0 to \$00FF. If subroutines and interrupts use more than 64 stack locations, the stack pointer wraps around to address \$00FF and begins writing over the previously stored data. A subroutine uses two stack locations. An interrupt uses five locations. Figure 3-4. Stack Pointer (SP) Central Processor Unit (CPU) CPU Registers ### 3.3.4 Program Counter The program counter (PC) shown in **Figure 3-5** is a 16-bit register that contains the address of the next instruction or operand to be fetched. The five most significant bits of the program counter are ignored internally and appear as 00000. Normally, the address in the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. Figure 3-5. Program Counter (PC) # **Central Processor Unit (CPU)** ### 3.3.5 Condition Code Register The condition code register (CCR) shown in **Figure 3-6** is an 8-bit register whose three most significant bits are permanently fixed at 111. The condition code register contains the interrupt mask and four flags that indicate the results of prior instructions. Figure 3-6. Condition Code Register (CCR) ### H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between bits 3 and 4 of the accumulator during an add without carry (ADD) or add with carry (ADC) operation. The half-carry bit is required for binary-coded decimal (BCD) arithmetic operations. Reset has no effect on the half-carry flag. #### I — Interrupt Mask Flag Setting the interrupt mask (I) disables interrupts. If an interrupt request occurs while the interrupt mask is a logic 0, the CPU saves the CPU registers on the stack, sets the interrupt mask, and then fetches the interrupt vector. If an interrupt request occurs while the interrupt mask is set, the interrupt request is latched. The CPU processes the latched interrupt as soon as the interrupt mask is cleared again. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack, restoring the interrupt mask to its cleared state. After a reset, the interrupt mask is set and can be cleared only by a clear interrupt mask bit (CLI), STOP, or WAIT instruction. Technical Data MC68HC05J1A — Rev. 3.0 Central Processor Unit (CPU) Arithmetic/Logic Unit (ALU) #### N — Negative Flag The CPU sets the negative flag when an arithmetic operation, logical operation, or data manipulation produces a negative result (bit 7 in the results is a logic 1). Reset has no effect on the negative flag. #### Z — Zero Flag The CPU sets the zero flag when an arithmetic operation, logical operation, or data manipulation produces a result of \$00. Reset has no effect on the zero flag. ### C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some logical operations and data manipulation instructions also clear or set the carry/borrow bit. Reset has no effect on the carry/borrow flag. # 3.4 Arithmetic/Logic Unit (ALU) The arithmetic/logic unit (ALU) performs the arithmetic and logical operations defined by the instruction set. The binary arithmetic circuits decode instructions and set up the ALU for the selected operation. Most binary arithmetic is based on the addition algorithm, carrying out subtraction as negative addition. Multiplication is not performed as a discrete operation but as a chain of addition and shift operations within the ALU. The multiply instruction requires 11 internal clock cycles to complete this chain of operations. MC68HC05J1A — Rev. 3.0 # **Central Processor Unit (CPU)** # Technical Data — MC68HC05J1A # **Section 4. Interrupts** ### 4.1 Contents | 4.2 Intro | duction41 | |-----------|---------------------------------| | 4.3 Inter | rrupt Sources41 | | 4.3.1 S | oftware Interrupt42 | | 4.3.2 E | xternal Interrupts | | 4.3.2.1 | IRQ Pin | | 4.3.2.2 | PA3–PA0 Pins | | 4.3.2.3 | IRQ Status and Control Register | | 4.3.3 T | imer Interrupts46 | | 4.3.3.1 | Timer Overflow Interrupt46 | | 4.3.3.2 | Real-Time Interrupt | | 4.4 Inte | rrupt Processing | ### 4.2 Introduction This section describes how interrupts temporarily change the normal processing sequence. # 4.3 Interrupt Sources These sources can generate interrupt requests: - SWI (software interrupt) instruction - IRQ pin - PA3-PA0 pins (mask option) - Multifunction timer MC68HC05J1A — Rev. 3.0 **Technical Data** ### Interrupts An interrupt temporarily stops normal program execution to process a particular event. An interrupt does not stop the execution of the instruction in progress, but takes effect when the current instruction completes its execution. Interrupt processing automatically saves the central processor unit (CPU) registers on the stack and loads the program counter with a user-defined vector address. ### 4.3.1 Software Interrupt The software interrupt (SWI) instruction causes a non-maskable interrupt. ### 4.3.2 External Interrupts These sources can generate external interrupts: - IRQ pin - PA3–PA0 pins (mask option) Setting the I bit in the condition code register or clearing the IRQE bit in the interrupt status and control register disables external interrupts. #### 4.3.2.1 TRQ Pin An interrupt signal on the $\overline{IRQ}$ pin latches an external interrupt request. When the CPU completes its current instruction, it tests the IRQ latch. If the IRQ latch is set, the CPU then tests the I bit in the condition code register and the IRQE bit in the interrupt status and control register. If the I bit is clear and the IRQE bit is set, the CPU then begins the interrupt sequence. The CPU clears the IRQ latch while it fetches the interrupt vector, so that another external interrupt request can be latched during the interrupt service routine. As soon as the I bit is cleared during the return from interrupt, the CPU can recognize the new interrupt request. Figure 4-1 shows the external interrupt logic. Technical Data MC68HC05J1A — Rev. 3.0 Go to: www.freescale.com Interrupts Interrupt Sources 43 Figure 4-1. External Interrupt Logic External interrupt triggering sensitivity is a mask option. The IRQ pin can be negative edge-triggered only or negative edge- and low level-triggered. With the mask option for an edge- and level-sensitive external interrupt trigger, a falling edge or a low level on the $\overline{IRQ}$ pin latches an external interrupt request. Edge- and level-sensitive triggering allows the use of multiple wired-OR external interrupt sources. An external interrupt request is latched as long as any source is holding the $\overline{IRQ}$ pin low. With the mask option for an edge-sensitive only external interrupt trigger, a falling edge on the $\overline{IRQ}$ pin latches an external interrupt request. A subsequent external interrupt request can be latched only after the voltage level on the $\overline{IRQ}$ pin returns to logic 1 and then falls again to logic 0. MC68HC05J1A — Rev. 3.0 Technical Data ### Interrupts #### 4.3.2.2 PA3-PA0 Pins The mask option for port A external interrupts enables pins PA3–PA0 to serve as additional external interrupt sources. An interrupt signal on a PA3–PA0 pin latches an external interrupt request. After completing the current instruction, the CPU tests the IRQ latch. If the IRQ latch is set, the CPU then tests the I bit in the condition code register and the IRQE bit in the interrupt status and control register. If the I bit is clear and the IRQE bit is set, the CPU then begins the interrupt sequence. The CPU clears the IRQ latch while it fetches the interrupt vector, so that another external interrupt request can be latched during the interrupt service routine. As soon as the I bit is cleared during the return from interrupt, the CPU can recognize the new interrupt request. External interrupt triggering sensitivity is a mask option. The PA3–PA0 pins can be positive edge-triggered only or positive edge- and high level-triggered. With the mask option for an edge- and level-sensitive external interrupt trigger, a rising edge or a high level on a PA3—PA0 pin latches an external interrupt request. Edge- and level-sensitive triggering allows the use of multiple wired-OR external interrupt sources. As long as any source is holding a PA3—PA0 pin high, an external interrupt request is latched, and the CPU continues to execute the interrupt service routine. With the mask option for an edge-sensitive only external interrupt trigger, a rising edge on a PA3–PA0 pin latches an external interrupt request. A subsequent external interrupt request can be latched only after the voltage level of the previous interrupt signal returns to logic 0 and then rises again to logic 1. Technical Data MC68HC05J1A — Rev. 3.0 Interrupts Interrupt Sources 45 ### 4.3.2.3 IRQ Status and Control Register The IRQ status and control register (ISCR), shown in **Figure 4-2**, contains an external interrupt mask, an external interrupt flag, and a flag reset bit. Figure 4-2. IRQ Status and Control Register (ISCR) IRQE — External Interrupt Request Enable Bit This read/write bit enables external interrupts. Resets set the IRQE bit. - 1 = External interrupt processing enabled - 0 = External interrupt processing disabled #### IRQF — External Interrupt Request Flag The IRQ flag is a clearable, read-only bit that is set when an external interrupt request is pending. Resets clear the IRQF bit. - 1 = Interrupt request pending - 0 = No interrupt request pending These conditions set the IRQ flag: - a. An external interrupt signal on the IRQ pin - An external interrupt signal on pin PA3, PA2, PA1, or PA0 when PA3–PA0 are enabled to serve as external interrupt sources The CPU clears the IRQ flag when fetching the interrupt vector. Writing to the IRQ flag has no effect. Clear the IRQ flag by writing a logic 1 to the IRQR bit. IRQR — Interrupt Request Reset Bit This write-only bit clears the IRQ flag. - 1 = IRQF bit cleared - 0 = No effect MC68HC05J1A — Rev. 3.0 Technical Data ### Interrupts #### 4.3.3 Timer Interrupts The multifunction timer can generate these interrupts: - Timer overflow interrupt - Real-time interrupt Setting the I bit in the condition code register disables timer interrupts. #### 4.3.3.1 Timer Overflow Interrupt A timer overflow interrupt request occurs if the timer overflow flag, TOF, becomes set while the timer overflow interrupt enable bit, TOIE, is also set. See **8.3 Timer Status and Control Register**. ### 4.3.3.2 Real-Time Interrupt A real-time interrupt request occurs if the real-time interrupt flag, RTIF, becomes set while the real-time interrupt enable bit, RTIE, is also set. See 8.3 Timer Status and Control Register. # 4.4 Interrupt Processing The CPU takes these actions to begin servicing an interrupt: - Stores the CPU registers on the stack in the order shown in Figure 4-3 - Sets the I bit in the condition code register to prevent further interrupts - Loads the program counter with the contents of the appropriate interrupt vector locations: - \$07FC and \$07FD (software interrupt vector) - \$07FA and \$07FB (external interrupt vector) - \$07F8 and \$07F9 (timer interrupt vector) The return-from-interrupt (RTI) instruction causes the CPU to recover the CPU registers from the stack as shown in **Figure 4-3**. Technical Data MC68HC05J1A — Rev. 3.0 Go to: www.freescale.com Interrupts Interrupt Processing Figure 4-3. Stacking Order **Table 4-1** summarizes the reset and interrupt sources and vector assignments. Table 4-1. Reset/Interrupt Vector Addresses | Function | Source | Local<br>Mask | Global<br>Mask | Priority<br>(1 = Highest) | Vector Address | |--------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------|------------------------------|------------------------------|----------------| | Reset | Power-on<br>RESET pin<br>COP watchdog <sup>(1)</sup><br>illegal address | None | None<br>None<br>None<br>None | 1<br>1<br>1<br>1 | \$07FE-\$07FF | | Software interrupt (SWI) | User code | None | None | Same priority as instruction | \$07FC-\$07FD | | External interrupt | IRQ pin<br>PA3 pin <sup>(2)</sup><br>PA2 pin <sup>(2)</sup><br>PA1 pin <sup>(2)</sup><br>PA0 pin <sup>(2)</sup> | IRQE bit | I bit | 2 | \$07FA-\$07FB | | Timer interrupts | TOF bit<br>RTIF bit | TOFE bit<br>RTIE bit | I bit | 3 | \$07F8_\$07F9 | <sup>1.</sup> The COP watchdog is a mask option. **MOTOROLA** <sup>2.</sup> Port A external interrupt capability is a mask option. # **Interrupts** Figure 4-4 shows the sequence of events caused by an interrupt. Figure 4-4. Interrupt Flowchart # Technical Data — MC68HC05J1A # Section 5. Resets ### 5.1 Contents | 5.2 | Introduction49 | |-------|-------------------------------------------| | 5.3 | Reset Types | | 5.3.1 | Power-On Reset50 | | 5.3.2 | External Reset | | 5.3.3 | Computer Operating Properly (COP) Reset51 | | 5.3.4 | Illegal Address Reset | | | Reset States | | 5.4 | | | 5.4.1 | CPU | | 5.4.2 | I/O Port Registers52 | | 5.4.3 | Multifunction Timer53 | | 5.4.4 | COP Watchdog53 | | | | # 5.2 Introduction This section describes the four reset sources and how they initialize the microcontroller unit (MCU). MC68HC05J1A — Rev. 3.0 **Technical Data** # 5.3 Reset Types A reset immediately stops the operation of the instruction being executed, initializes certain control bits, and loads the program counter with a user-defined reset vector address. These conditions produce a reset: - Initial power-up (power-on reset) - A logic 0 applied to the RESET pin (external reset) - Timeout of the mask-optional computer operating properly (COP) watchdog (COP reset) - An opcode fetch from an address not in the memory map (illegal address reset) Figure 5-1 is a block diagram of the reset sources. Figure 5-1. Reset Sources #### 5.3.1 Power-On Reset A positive transition on the $V_{DD}$ pin generates a power-on reset. The power-on reset is strictly for power-up conditions and cannot be used to detect drops in power supply voltage. Technical Data MC68HC05J1A — Rev. 3.0 Go to: www.freescale.com **MOTOROLA** ### Freescale Semiconductor, Inc. Resets Reset Types A 4064 $t_{CYC}$ (internal clock cycle) delay after the oscillator becomes active allows the clock generator to stabilize. If the RESET pin is at logic 0 at the end of 4064 $t_{CYC}$ , the MCU remains in the reset condition until the signal on the RESET pin goes to logic 1. #### 5.3.2 External Reset A logic 0 applied to the RESET pin for one and one-half t<sub>CYC</sub> generates an external reset. A Schmitt trigger senses the logic level at the RESET pin. ### 5.3.3 Computer Operating Properly (COP) Reset A timeout of the COP watchdog generates a COP reset. The COP watchdog is part of a software error detection system and must be cleared periodically to start a new timeout period. See **8.4 COP Watchdog**. To clear the COP watchdog and prevent a COP reset, write a logic 0 to bit 0 (COPC) of the COP register at location \$07F0. The COP register, shown in **Figure 5-2**, is a write-only register that returns the contents of a ROM location when read. The COP watchdog function is a mask option. Figure 5-2. COP Register (COPR) COPC — COP Clear Bit COPC is a write-only bit. Periodically writing a logic 0 to COPC prevents the COP watchdog from resetting the MCU. MC68HC05J1A — Rev. 3.0 Technical Data ### Resets #### 5.3.4 Illegal Address Reset An opcode fetch from an address that is not in the ROM (locations \$0300–\$07FF) or the RAM (locations \$00C0–\$00FF) generates an illegal address reset. #### 5.4 Reset States This subsection describes how resets initialize the MCU. #### 5.4.1 CPU A reset has the following effects on the CPU: - Loads the stack pointer with \$FF - Sets the I bit in the condition code register, inhibiting interrupts - Sets the IRQE bit in the interrupt status and control register - Loads the program counter with the user-defined reset vector from locations \$07FE and \$07FF - Clears the stop latch, enabling the CPU clock - Clears the wait latch, waking the CPU from the wait mode. #### 5.4.2 I/O Port Registers A reset has these effects on I/O port registers: - Clears bits DDRA7–DDRA0 in data direction register A so that port A pins are inputs - Clears bits PDIA7–PDIA0 in pulldown register A so that port A pulldown devices are enabled - Clears bits DDRB5–DDRB0 in data direction register B so that port B pins are inputs - Clears bits PDIB5–PDIB0 in pulldown register B so that port B pulldown devices are enabled - Has no effect on port A or port B data registers Technical Data MC68HC05J1A — Rev. 3.0 Resets Reset States #### 5.4.3 Multifunction Timer A reset has these effects on the multifunction timer: - Clears the timer status and control register - Clears the timer counter register ### 5.4.4 COP Watchdog A reset clears the COP watchdog, if the COP watchdog is enabled by mask option. MC68HC05J1A — Rev. 3.0 Technical Data Resets ### Technical Data — MC68HC05J1A # Section 6. Low-Power Modes #### 6.1 Contents | 6.2 | Introduction | .55 | |-----|---------------------|-----| | 6.3 | Stop Mode | .55 | | | Wait Mode | | | 6.5 | Halt Mode | .57 | | 6.6 | Data-Retention Mode | .59 | ### 6.2 Introduction This section describes the four low-power modes: - Stop mode - Wait mode - Halt mode (mask option) - Data-retention mode # 6.3 Stop Mode The STOP instruction puts the microcontroller unit (MCU) in its lowest power-consumption mode and has these effects on the MCU: - Clears TOF and RTIF, the timer interrupt flags in the timer status and control register, removing any pending timer interrupts - Clears TOIE and RTIE, the timer interrupt enable bits in the timer status and control register, disabling further timer interrupts - Clears the multifunction timer counter MC68HC05J1A — Rev. 3.0 **Technical Data** ### **Low-Power Modes** - Sets the IRQE bit in the IRQ status and control register to enable external interrupts - Clears the I bit in the condition code register, enabling interrupts - Stops the internal oscillator, turning off the central processor unit (CPU) clock and the timer clock, including the computer operating properly (COP) watchdog The STOP instruction does not affect any other registers or any input/output (I/O) lines. These conditions bring the MCU out of stop mode: - An external interrupt signal on the IRQ pin A high-to-low transition on the IRQ pin loads the program counter with the contents of locations \$07FA and \$07FB. - An external interrupt signal on a port A external interrupt pin — If the mask option for the port A external interrupt function is selected, a low-to-high transition on a PA3—PA0 pin loads the program counter with the contents of locations \$07FA and \$07FB. - External reset A logic 0 on the RESET pin resets the MCU and loads the program counter with the contents of locations \$07FE and \$07FF. When the MCU exits stop mode, processing resumes after a stabilization delay of 4064 oscillator cycles. #### 6.4 Wait Mode 56 The WAIT instruction puts the MCU in an intermediate power-consumption mode and has these effects on the MCU: - Clears the I bit in the condition code register, enabling interrupts - Sets the IRQE bit in the IRQ status and control register, enabling external interrupts - Stops the central processor unit (CPU) clock, but allows the internal oscillator and timer clock to continue to run The WAIT instruction does not affect any other registers or any I/O lines. Technical Data MC68HC05J1A — Rev. 3.0 Low-Power Modes Halt Mode These conditions restart the CPU clock and bring the MCU out of wait mode: - An external interrupt signal on the $\overline{IRQ}$ pin A high-to-low transition on the $\overline{IRQ}$ pin loads the program counter with the contents of locations \$07FA and \$07FB. - An external interrupt signal on a port A external interrupt pin — If the mask option for the port A external interrupt function is selected, a low-to-high transition on a PA3—PA0 pin loads the program counter with the contents of locations \$07FA and \$07FB. - A timer interrupt A timer overflow or a real-time interrupt request loads the program counter with the contents of locations \$07F8 and \$07F9. - A COP watchdog reset A timeout of the mask-optional COP watchdog resets the MCU and loads the program counter with the contents of locations \$07FE and \$07FF. Software can enable real-time interrupts so that the MCU can periodically exit wait mode to reset the COP watchdog. - External reset A logic 0 on the RESET pin resets the MCU and loads the program counter with the contents of locations \$07FE and \$07FF. #### 6.5 Halt Mode If the mask option to disable the STOP instruction is selected, a STOP instruction puts the MCU in halt mode. The halt mode is identical to the wait mode, except that a recovery delay of 1–4064 internal clock cycles occurs when the MCU exits the halt mode. If the mask option to disable the STOP instruction is selected, the COP watchdog cannot be inadvertently turned off by a STOP instruction. Figure 6-1 shows the sequence of events in stop, wait, and halt modes. MC68HC05J1A — Rev. 3.0 **MOTOROLA** Technical Data ### **Low-Power Modes** Figure 6-1. Stop/Wait/Halt Flowchart Technical Data MC68HC05J1A — Rev. 3.0 Low-Power Modes Data-Retention Mode #### 6.6 Data-Retention Mode In data-retention mode, the MCU retains random-access memory (RAM) contents and CPU register contents at $V_{DD}$ voltages as low as 2.0 Vdc. The data-retention feature allows the MCU to remain in a low power-consumption state during which it retains data, but the CPU cannot execute instructions. To put the MCU in data-retention mode: - 1. Drive the $\overline{RESET}$ pin to logic 0. - 2. Lower the V<sub>DD</sub> voltage. The RESET pin must remain low continuously during data-retention mode. To take the MCU out of data-retention mode: - 1. Return V<sub>DD</sub> to normal operating voltage. - 2. Return the RESET pin to logic 1. MC68HC05J1A — Rev. 3.0 Technical Data Go to: www.freescale.com **Low-Power Modes** ### Technical Data — MC68HC05J1A # Section 7. Parallel Input/Output (I/O) ### 7.1 Contents | 7.2 | Introduction61 | |-------|------------------------------| | 7.3 | I/O Port Function | | 7.4 | Port A | | 7.4.1 | Port A Data Register62 | | 7.4.2 | Data Direction Register A | | 7.4.3 | Pulldown Register A | | 7.4.4 | Port A External Interrupts65 | | 7.5 | Port B | | 7.5.1 | Port B Data Register67 | | 7.5.2 | Data Direction Register B68 | | 7.5.3 | Pulldown Register B69 | | | | ### 7.2 Introduction This section describes the two bidirectional input/output (I/O) ports. ### 7.3 I/O Port Function The 14 bidirectional I/O pins form two parallel I/O ports. Each I/O pin is programmable as an input or an output. The contents of the data direction registers determine the data direction of each I/O pin. All 14 I/O pins have mask-optional, software-programmable pulldown devices. MC68HC05J1A — Rev. 3.0 **Technical Data** # Parallel Input/Output (I/O) ### **7.4 Port A** Port A is an 8-bit, general-purpose, bidirectional I/O port with these features: - Programmable pulldown devices (mask option) - 8-mA current sinking capability (pins PA7–PA4) - External interrupt capability (mask option: pins PA3–PA0) ### 7.4.1 Port A Data Register The port A data register (PORTA) contains a bit for each of the port A pins. When a port A pin is programmed to be an output, the state of its data register bit determines the state of the output pin. When a port A pin is programmed to be an input, reading the port A data register returns the logic state of the pin. Figure 7-1. Port A Data Register (PORTA) #### PA7-PA0 - Port A Data Bits These read/write bits are software-programmable. Data direction of each bit is under the control of the corresponding bit in data direction register A. Resets have no effect on port A data. Technical Data MC68HC05J1A — Rev. 3.0 Parallel Input/Output (I/O) Port A ### 7.4.2 Data Direction Register A The contents of data direction register A (DDRA) determine whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the associated port A pin; a logic 0 disables the output buffer. A reset initializes all DDRA bits to 0, configuring all port A pins as inputs. Figure 7-2. Data Direction Register A (DDRA) DDRA7-DDRA0 -- Port A Data Direction Bits These read/write bits control port A data direction. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input NOTE: Avoid glitches on port A pins by writing to the port A data register before changing DDRA bits from logic 0 to logic 1. MC68HC05J1A — Rev. 3.0 Technical Data # Parallel Input/Output (I/O) #### 7.4.3 Pulldown Register A All port A pins have mask-optional, programmable pulldown devices that typically sink 100 $\mu$ A. Clearing the PDIA7–PDIA0 bits in pulldown register A (PDRA) turns on the pulldown devices. See **Figure 7-3**. Pulldown register A can turn on a port A pulldown device only when the port A pin is an input. Reset clears the PDIA7–PDIA0 bits, turning on all the port A pulldown devices. Figure 7-3. Pulldown Register A (PDRA) PDIA7-PDIA0 - Port A Pulldown Inhibit Bits Writing logic 0s to these write-only bits turns on the port A pulldown devices. Reading pulldown register A returns undefined data. 1 = Corresponding port A pin pulldown device turned off 0 = Corresponding port A pin pulldown device turned on **NOTE:** Avoid a floating port A input by clearing its pulldown register bit before changing its DDRA bit from logic 1 to logic 0. Do not use read-modify-write instructions on pulldown register A. Parallel Input/Output (I/O) Port A #### 7.4.4 Port A External Interrupts If the port A external interrupt mask option is selected, the PA3-PA0 pins serve as external interrupt pins in addition to the IRQ pin. External interrupt triggering sensitivity is a mask option. The PA3–PA0 pins can be positive edge-triggered or positive edge- and high level-triggered. **NOTE:** When testing for external interrupts, the BIH and BIL instructions test the voltage on the IRQ pin, not the state of the internal IRQ signal. Therefore, BIH and BIL cannot test the port A external interrupt pins. Figure 7-4 shows the port A I/O logic. Figure 7-4. Port A I/O Circuit MC68HC05J1A — Rev. 3.0 **Technical Data** # Parallel Input/Output (I/O) When a port A pin is programmed as an output, reading the port bit actually reads the value of the data latch and not the voltage on the pin itself. When a port A pin is programmed as an input, reading the port bit reads the voltage level on the pin. The data latch can always be written, regardless of the state of its DDR bit. **Table 7-1** summarizes the operations of the port A pins. Table 7-1. Port A Pin Functions | Pulldown<br>Mask | Control Bits | | I/O Pin | Accesses<br>to PDRA | | Accesses to DDRA to PORTA | | | |------------------|------------------|-------|------------------------|---------------------|-------------|---------------------------|----------|---------| | Option | PDIAx | DDRAx | Mode | Read | Write | Read/Write | Read | Write | | No | X <sup>(1)</sup> | 0 | Input,<br>hi-z | U <sup>(2)</sup> | PDIA7-PDIA0 | DDRA7-DDRA0 | Pin | PA7-PA0 | | No | Х | 1 | Output | U | PDIA7-PDIA0 | DDRA7-DDRA0 | PA7-PA0 | PA7-PA0 | | Yes | 0 | 0 | Input,<br>pulldown on | U | PDIA7-PDIA0 | DDRA7-DDRA0 | Pin | PA7-PA0 | | Yes | 0 | 1 | Output,<br>pulldown on | Ų | PDIA7-PDIA0 | DDRA7-DDRA0 | PA7-PA00 | PA7-PA0 | | Yes | 1 | 0 | Input,<br>hi-z | U | PDIA7-PDIA0 | DDRA7-DDRA0 | Pin | PA7-PA0 | | Yes | 1 | 1 | Output | U | PDIA7-PDIA0 | DDRA7-DDRA0 | PA7-PA0 | PA7-PA0 | <sup>1.</sup> X = Don't care <sup>2.</sup> U = Undefined Parallel Input/Output (I/O) Port B ### **7.5 Port B** Port B is a 6-bit, general-purpose, bidirectional I/O port with programmable pulldown devices. #### 7.5.1 Port B Data Register The port B data register (PORTB) contains a bit for each of the port B pins. When a port B pin is programmed to be an output, the state of its data register bit determines the state of the output pin. When a port B pin is programmed to be an input, reading the port B data register returns the logic state of the pin. Figure 7-5. Port B Data Register (PORTB) PB5-PB0 — Port B Data Bits These read/write bits are software programmable. Data direction of each bit is under the control of the corresponding bit in the port B data direction register. Bits 7 and 6 — Not used Bits 7 and 6 always read as logic 0s. Writes to these bits have no effect. MC68HC05J1A — Rev. 3.0 Technical Data # Parallel Input/Output (I/O) ### 7.5.2 Data Direction Register B The contents of data direction register B (DDRB) determine whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the associated port B pin; a logic 0 disables the output buffer. A reset initializes all DDRB bits to logic 0, configuring all port B pins as inputs. Figure 7-6. Data Direction Register B (DDRB) DDRB5-DDRB0 — Data Direction Bits These read/write bits control port B data direction. 1 = Corresponding port B pin configured as output 0 = Corresponding port B pin configured as input Bit 7 and 6 — Not used Bits 7 and 6 always read as logic 0s. Writes to these bits have no effect. **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing DDRB bits from logic 0 to logic 1. Technical Data MC68HC05J1A — Rev. 3.0 Parallel Input/Output (I/O) Port B #### 7.5.3 Pulldown Register B All port B pins have mask-optional, programmable pulldown devices that typically sink 100 $\mu$ A. Clearing any of the PDIB5–PDIB0 bits in pulldown register B (PDRB) turns on the pulldown devices. See **Figure 7-7**. Pulldown register B can turn on a port B pulldown device only when the port B pin is an input. Reset clears bits PDIB5–PDIB0, turning on the port B pulldown devices. Figure 7-7. Pulldown Register B (PDRB) PDIB5-PDIB0 — Pulldown Inhibit Bits Writing logic 0s to these write-only bits turns on the port B pulldown devices. Reading pulldown register B returns undefined data. 1 = Corresponding port B pin pulldown device turned off 0 = Corresponding port B pin pulldown device turned on Bits 7 and 6 — Not used #### **NOTE:** Avoid a floating port B input by clearing its pulldown register bit before changing its DDRB bit from logic 1 to logic 0. Do not use read-modify-write instructions on pulldown register B. Figure 7-8 shows the port B I/O logic. Reading a port B output actually reads the value of the data latch and not the voltage on the pin itself. When a port B pin is programmed as an input, reading the port bit reads the voltage level on the pin. The data latch can always be written, regardless of the state of its DDR bit. **Table 7-2** summarizes the operation of the port B pins. MC68HC05J1A — Rev. 3.0 **MOTOROLA** Technical Data # Parallel Input/Output (I/O) Figure 7-8. Port B I/O Circuit Table 7-2. Port B Pin Functions | Pulldown<br>Mask | Control Bits | | I/O Pin<br>Mode | Accesses<br>to PDRB | | Accesses<br>to DDRB | | esses<br>DRTB | |------------------|------------------|-------|------------------------|---------------------|-------------|---------------------|---------|---------------| | Option | PDIBx | DDRBx | Wode | Read | Write | Read/Write | Read | Write | | No | X <sup>(1)</sup> | 0 | Input,<br>hi-z | U <sup>(2)</sup> | PDIB7-PDIB0 | DDRB7-DDRB0 | Pin | PB7-PB0 | | No | Х | 1 | Output | U | PDIB7-PDIB0 | DDRB7-DDRB0 | PB7-PB0 | PB7-PB0 | | Yes | 0 | 0 | Input,<br>pulldown on | U | PDIB7-PDIB0 | DDRB7-DDRB0 | Pin | PB7-PB0 | | Yes | 0 | 1 | Output,<br>pulldown on | U | PDIB7-PDIB0 | DDRB7-DDRB0 | PB7-PB0 | PB7-PB0 | | Yes | 1 | 0 | Input,<br>hi-z | U | PDIB7-PDIB0 | DDRB7-DDRB0 | Pin | PB7-PB0 | | Yes | 1 | 1 | Output | U | PDIB7-PDIB0 | DDRB7-DDRB0 | PB7-PB0 | PB7-PB0 | <sup>1.</sup> X = Don't care **Technical Data** MC68HC05J1A — Rev. 3.0 <sup>2.</sup> U = Undefined ### Technical Data — MC68HC05J1A # **Section 8. Multifunction Timer** ### 8.1 Contents | 8.2 | Introduction | .71 | |-----|-----------------------------------|-----| | 8.3 | Timer Status and Control Register | .73 | | 8.4 | COP Watchdog | .76 | ### 8.2 Introduction This section describes the operation of the multifunction timer and the computer operating properly (COP) watchdog. Figure 8-1 shows the organization of the timer subsystem. MC68HC05J1A — Rev. 3.0 Technical Data # **Multifunction Timer** Figure 8-1. Multifunction Timer Block Diagram Multifunction Timer Timer Status and Control Register ### 8.3 Timer Status and Control Register The read/write timer status and control register (TSCR) contains these bits: - Timer interrupt enable bits - Timer interrupt flags - Timer interrupt flag reset bits - Timer interrupt rate select bits Figure 8-2. Timer Status and Control Register (TSCR) #### TOF — Timer Overflow Flag This read-only flag becomes set when the first eight stages of the counter roll over from \$FF to \$00. TOF generates a timer overflow interrupt request if TOIE is also set. Clear TOF by writing a logic 1 to the TOFR bit. Writing to TOF has no effect. Reset clears TOF. #### RTIF — Real-Time Interrupt Flag This read-only flag becomes set when the selected real-time interrupt (RTI) output becomes active. RTIF generates a real-time interrupt request if RTIE is also set. Clear RTIF by writing a logic 1 to the RTIFR bit. Writing to RTIF has no effect. Reset clears RTIF. #### TOIE — Timer Overflow Interrupt Enable Bit This read/write bit enables timer overflow interrupts. - 1 = Timer overflow interrupts enabled - 0 = Timer overflow interrupts disabled #### **Multifunction Timer** RTIE — Real-Time Interrupt Enable Bit This read/write bit enables real-time interrupts. 1 = Real-time interrupts enabled 0 = Real-time interrupts disabled TOFR — Timer Overflow Flag Reset Bit Writing a logic 1 to this write-only bit clears the TOF bit. TOFR always reads as logic 0. Reset clears TOFR. RTIFR — Real-Time Interrupt Flag Reset Bit Writing a logic 1 to this write-only bit clears the RTIF bit. RTIFR always reads as logic 0. Reset clears RTIFR. RT1 and RT0 — Real-Time Interrupt Select Bits 1 and 0 These read/write bits select one of four RTI rates, as shown in **Table 8-1**. Because the selected RTI output drives the COP watchdog, changing the real-time interrupt rate also changes the counting rate of the COP watchdog. Reset sets RT1 and RT0. NOTE: Changing RT1 and RT0 when a COP timeout is imminent or uncertain may cause a real-time interrupt request to be missed or an additional real-time interrupt request to be generated. Clear the COP timer just before changing RT1 and RT0. Table 8-1. Real-Time Interrupt Rate Selection | RT1:RT0 | Number<br>of Cycles<br>to RTI | RTI<br>Period <sup>(1)</sup> | Number<br>of Cycles<br>to COP Reset | COP Timeout<br>Period <sup>(1)</sup> | |---------|-------------------------------|------------------------------|-------------------------------------|--------------------------------------| | 0 0 | 2 <sup>14</sup> = 16,384 | 8.2 ms | $2^{17} = 131,072$ | 65.5 ms | | 0 1 | $2^{15} = 32,768$ | 16.4 ms | $2^{18} = 262,144$ | 131.1 ms | | 1 0 | $2^{16} = 65,536$ | 32.8 ms | $2^{19} = 524,288$ | 262.1 ms | | 1 1 | $2^{17} = 131,072$ | 65.5 ms | $2^{20} = 1,048,576$ | 524.3 ms | <sup>1.</sup> At 2-MHz bus, 4-MHz XTAL, 0.5 µs per cycle **Technical Data** Multifunction Timer Timer Status and Control Register A 15-stage ripple counter is the core of the timer. The value of the first eight stages is readable at any time from the read-only timer counter register (TCNTR). Figure 8-3. Timer Counter Register (TCNTR) Power-on clears the entire counter chain and begins clocking the counter. After 4064 cycles, the power-on reset circuit is released, clearing the counter again and allowing the MCU to come out of reset. A timer overflow function at the eighth counter stage allows a timer interrupt every 1024 internal clock cycles. ### **Multifunction Timer** ### 8.4 COP Watchdog Four counter stages at the end of the timer make up the mask-optional computer operating properly (COP) watchdog. (See Figure 8-4.) The COP watchdog is a software error detection system that automatically times out and resets the MCU if not cleared periodically by a program sequence. Writing a logic 0 to bit 0 of the COP register clears the COP watchdog and prevents a COP reset. Figure 8-4. COP Register (COPR) #### COPC — COP Clear Bit This write-only bit resets the COP watchdog. Reading address \$07F0 returns the ROM data at that address. #### **NOTE:** The STOP instruction turns off the COP watchdog. In applications that depend on the COP watchdog, the STOP instruction can be disabled by a mask option. ### Technical Data — MC68HC05J1A # Section 9. Instruction Set ### 9.1 Contents | 9.2 | Introduction | |-------|---------------------------------| | 9.3 | Addressing Modes | | 9.3.1 | Inherent | | 9.3.2 | Immediate79 | | 9.3.3 | Direct79 | | 9.3.4 | Extended | | 9.3.5 | Indexed, No Offset80 | | 9.3.6 | Indexed, 8-Bit Offset80 | | 9.3.7 | Indexed, 16-Bit Offset | | 9.3.8 | Relative | | 9.4 | Instruction Types81 | | 9.4.1 | Register/Memory Instructions82 | | 9.4.2 | Read-Modify-Write Instructions | | 9.4.3 | Jump/Branch Instructions84 | | 9.4.4 | Bit Manipulation Instructions86 | | 9.4.5 | Control Instructions87 | | 9.5 | Instruction Set Summary | | 9.6 | Opcode Map | ### **Instruction Set** #### 9.2 Introduction The microcontroller unit (MCU) instruction set has 62 instructions and uses eight addressing modes. The instructions include all those of the M146805 CMOS Family plus one more: the unsigned multiply (MUL) instruction. The MUL instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is stored in the index register, and the low-order product is stored in the accumulator. ### 9.3 Addressing Modes The central processor unit (CPU) uses eight addressing modes for flexibility in accessing data. The addressing modes provide eight different ways for the CPU to find the data required to execute an instruction. The eight addressing modes are: - Inherent - Immediate - Direct - Extended - Indexed, no offset - Indexed, 8-bit offset - Indexed, 16-bit offset - Relative Instruction Set Addressing Modes #### 9.3.1 Inherent Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no operand address and are one byte long. #### 9.3.2 Immediate Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no operand address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte. #### 9.3.3 Direct Direct instructions can access any of the first 256 memory locations with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address. #### 9.3.4 Extended Extended instructions use three bytes and can access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address. When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction. MC68HC05J1A — Rev. 3.0 Technical Data 80 ### Freescale Semiconductor, Inc. #### **Instruction Set** #### 9.3.5 Indexed, No Offset Indexed instructions with no offset are 1-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the effective address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF. Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location. #### 9.3.6 Indexed, 8-Bit Offset Indexed, 8-bit offset instructions are 2-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the effective address of the operand. These instructions can access locations \$0000–\$01FE. Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode. #### 9.3.7 Indexed, 16-Bit Offset Indexed, 16-bit offset instructions are 3-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the effective address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset. Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory. **MOTOROLA** As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing. Technical Data MC68HC05J1A — Rev. 3.0 Go to: www.freescale.com Instruction Set Instruction Types #### 9.3.8 Relative Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the effective branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction. When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch. ## 9.4 Instruction Types The MCU instructions fall into five categories: - Register/memory instructions - Read-modify-write instructions - Jump/branch instructions - Bit manipulation instructions - Control instructions ## **Instruction Set** #### 9.4.1 Register/Memory Instructions These instructions operate on CPU registers and memory locations. Most of them use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory. Table 9-1. Register/Memory Instructions | Instruction | Mnemonic | |-----------------------------------------------------|----------| | Add memory byte and carry bit to accumulator | ADC | | Add memory byte to accumulator | ADD | | AND memory byte with accumulator | AND | | Bit test accumulator | BIT | | Compare accumulator | CMP | | Compare index register with memory byte | CPX | | Exclusive OR accumulator with memory byte | EOR | | Load accumulator with memory byte | LDA | | Load Index register with memory byte | LDX | | Multiply | MUL | | OR accumulator with memory byte | ORA | | Subtract memory byte and carry bit from accumulator | SBC | | Store accumulator in memory | STA | | Store index register in memory | STX | | Subtract memory byte from accumulator | SUB | **Technical Data** MC68HC05J1A — Rev. 3.0 Instruction Set Instruction Types #### 9.4.2 Read-Modify-Write Instructions These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register. **NOTE:** Do not use read-modify-write operations on write-only registers. **Table 9-2. Read-Modify-Write Instructions** | Instruction | Mnemonic | |-------------------------------------|---------------------| | Arithmetic shift left (same as LSL) | ASL | | Arithmetic shift right | ASR | | Bit clear | BCLR <sup>(1)</sup> | | Bit set | BSET <sup>(1)</sup> | | Clear register | CLR | | Complement (one's complement) | СОМ | | Decrement | DEC | | Increment | INC | | Logical shift left (same as ASL) | LSL | | Logical shift right | LSR | | Negate (two's complement) | NEG | | Rotate left through carry bit | ROL | | Rotate right through carry bit | ROR | | Test for negative or zero | TST <sup>(2)</sup> | <sup>1.</sup> Unlike other read-modify-write instructions, BCLR and BSET use only direct addressing. MC68HC05J1A — Rev. 3.0 Technical Data Go to: www.freescale.com <sup>2.</sup> TST is an exception to the read-modify-write sequence because it does not write a replacement value. #### **Instruction Set** #### 9.4.3 Jump/Branch Instructions Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump-to-subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed. The BRCLR and BRSET instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These 3-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the effective branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from –128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register. Instruction Set Instruction Types **Table 9-3. Jump and Branch Instructions** | Instruction | Mnemonic | |--------------------------------|----------| | Branch if carry bit clear | BCC | | Branch if carry bit set | BCS | | Branch if equal | BEQ | | Branch if half-carry bit clear | ВНСС | | Branch if half-carry bit set | BHCS | | Branch if higher | BHI | | Branch if higher or same | BHS | | Branch if IRQ pin high | BIH | | Branch if IRQ pin low | BIL | | Branch if lower | BLO | | Branch if lower or same | BLS | | Branch if interrupt mask clear | ВМС | | Branch if minus | BMI | | Branch if interrupt mask set | BMS | | Branch if not equal | BNE | | Branch if plus | BPL | | Branch always | BRA | | Branch if bit clear | BRCLR | | Branch never | BRN | | Branch if bit set | BRSET | | Branch to subroutine | BSR | | Unconditional jump | JMP | | Jump to subroutine | JSR | 86 ## Freescale Semiconductor, Inc. ### **Instruction Set** #### 9.4.4 Bit Manipulation Instructions The CPU can set or clear any writable bit in the first 256 bytes of memory, which includes I/O registers and on-chip RAM locations. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations. **Table 9-4. Bit Manipulation Instructions** | Instruction | Mnemonic | |---------------------|----------| | Bit clear | BCLR | | Branch if bit clear | BRCLR | | Branch if bit set | BRSET | | Bit set | BSET | Instruction Set Instruction Types #### 9.4.5 Control Instructions These instructions act on CPU registers and control CPU operation during program execution. **Table 9-5. Control Instructions** | Instruction | Mnemonic | |----------------------------------------|----------| | Clear carry bit | CLC | | Clear interrupt mask | CLI | | No operation | NOP | | Reset stack pointer | RSP | | Return from interrupt | RTI | | Return from subroutine | RTS | | Set carry bit | SEC | | Set interrupt mask | SEI | | Stop oscillator and enable IRQ pin | STOP | | Software interrupt | SWI | | Transfer accumulator to index register | TAX | | Transfer index register to accumulator | TXA | | Stop CPU clock and enable interrupts | WAIT | # **Instruction Set** ## 9.5 Instruction Set Summary Table 9-6. Instruction Set Summary (Sheet 1 of 6) | Source Operation D | | Description | | E <sup>r</sup> | ffe<br>C | ct<br>CR | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------|----------|----------------|----------|----------|----------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------|----------------------------| | Form | | , , , , , , , , , , , , , , , , , , , | Н | I | N | Z | С | Add | obc | Ope | Ç | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry | A ← (A) + (M) + (C) | <b>1</b> | _ | ‡ | ‡ | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A9<br>B9<br>C9<br>D9<br>E9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry | A ← (A) + (M) | ţ | _ | 1 | ‡ | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff | 2 3 4 5 4 3 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND | $A \leftarrow (A) + (M)$ $A \leftarrow (A) \wedge (M)$ | _ | _ | 1 | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X | Arithmetic Shift Left (Same as LSL) | <b>C ← </b> | | _ | 1 | ‡ | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5 3 3 6 5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X | Arithmetic Shift Right | b7 b0 | | _ | ‡ | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 5 3 3 6 5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? C = 0$ | _ | _ | _ | _ | _ | REL | 24 | rr | 3 | | BCLR n opr | Clear Bit n | Mn ← 0 | | | | | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 19<br>1B | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel ? C = 1 | <u> </u> | <u> </u> | _ | <u> </u> | _ | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel? Z = 1 | <u> </u> | _ | _ | <u> </u> | _ | REL | 27 | rr | 3 | | BHCC rel | Branch if Half-Carry Bit Clear | PC ← (PC) + 2 + rel? H = 0 | - | _ | _ | _ | _ | REL | 28 | rr | 3 | | BHCS rel | Branch if Half-Carry Bit Set | PC ← (PC) + 2 + rel? H = 1 | _ | _ | _ | _ | _ | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 0$ | _ | | _ | | | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same | $PC \leftarrow (PC) + 2 + rel? C = 0$ | | _ | _ | _ | _ | REL | 24 | rr | 3 | Instruction Set Instruction Set Summary Table 9-6. Instruction Set Summary (Sheet 2 of 6) | Source<br>Form | Operation | Description | | e<br>on | Effect<br>on CCR | | Address<br>Mode | Opcode | Operand | Cycles | | |-------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|------------------|---|-----------------|----------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------|----------------------------| | Form | | P. C. | Н | I | N | Z | С | Add | obo | خ | | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + <i>rel</i> ? IRQ = 1 | <u> </u> | _ | _ | _ | _ | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? IRQ = 0$ | _ | _ | _ | _ | _ | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT,X | Bit Test Accumulator with Memory Byte | (A) ∧ (M) | _ | _ | ‡ | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | dd<br>hh ll | - | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel ? C = 1 | _ | _ | _ | _ | _ | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | $PC \leftarrow (PC) + 2 + rel ? C \lor Z = 1$ | _ | _ | _ | _ | _ | REL | 23 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | $PC \leftarrow (PC) + 2 + rel? I = 0$ | _ | _ | _ | _ | _ | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + re/? N = 1 | _ | _ | _ | _ | _ | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? I = 1 | _ | _ | _ | _ | _ | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel? Z = 0$ | 1 | - | _ | _ | _ | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? N = 0$ | - | _ | _ | _ | _ | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + rel? 1 = 1 | _ | _ | _ | _ | _ | REL | 20 | rr | 3 | | BRCLR n opr rel | Branch if Bit n Clear | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0 | _ | | | | ‡ | DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5 | | BRN rel | Branch Never | $PC \leftarrow (PC) + 2 + rel? 1 = 0$ | _ | _ | _ | _ | _ | REL | 21 | rr | 3 | | BRSET n opr rel | Branch if Bit n Set | PC ← (PC) + 2 + rel? Mn = 1 | | _ | | | ‡ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5 | | BSET n opr | Set Bit n | Mn ← 1 | _ | _ | | | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 | | BSR rel | Branch to Subroutine | $\begin{array}{c} PC \leftarrow (PC) + 2; push (PCL) \\ SP \leftarrow (SP) - 1; push (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | | _ | _ | _ | _ | REL | AD | rr | 6 | | CLC | Clear Carry Bit | C ← 0 | _ | _ | _ | | 0 | INH | 98 | | 2 | | CLI | Clear Interrupt Mask | I ← 0 | <u> </u> | 0 | _ | _ | <u> </u> | INH | 9A | | 2 | MC68HC05J1A — Rev. 3.0 **Technical Data** # Instruction Set Table 9-6. Instruction Set Summary (Sheet 3 of 6) | Source | Source Operation Description | | | | | ect<br>CCR | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----------|------------|---|---------------------------------------|----------------------------------|----------------------------------|-----------------------| | Form | operane. | 2000p | Н | I | N | Z | С | Add | obc | Ope | Š | | CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X | Clear Byte | M ← \$00<br>A ← \$00<br>X ← \$00<br>M ← \$00<br>M ← \$00 | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3F<br>4F<br>5F<br>6F<br>7F | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X | Compare Accumulator with Memory Byte | (A) – (M) | | _ | <b>‡</b> | 1 | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 1 - 1 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X | Complement Byte (One's Complement) | $\begin{array}{c} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (A) \\ X \leftarrow (\overline{X}) = \$FF - (X) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | 1 | | <b>‡</b> | ‡ | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 33<br>43<br>53<br>63<br>73 | dd<br>ff | 5<br>3<br>6<br>5 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX ,X | Compare Index Register with Memory Byte | (X) – (M) | | _ | <b>‡</b> | ‡ | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | 1 - 1 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X | Decrement Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$ | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3A<br>4A<br>5A<br>6A<br>7A | dd<br>ff | 5<br>3<br>6<br>5 | | EOR #opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR ,X | EXCLUSIVE OR Accumulator with Memory Byte | $A \leftarrow (A) \oplus (M)$ | | _ | <b>‡</b> | <b>1</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X | Increment Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) + 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \end{aligned}$ | | _ | 1 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3C<br>4C<br>5C<br>6C<br>7C | dd<br>ff | 5<br>3<br>6<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Unconditional Jump | PC ← Jump Address | | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | hh II | | Instruction Set Instruction Set Summary Table 9-6. Instruction Set Summary (Sheet 4 of 6) | Source | Operation | Description | | E<br>on | ffe<br>C | | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----------|----------|---|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | | • | Н | I | Ν | Z | С | Ado | ď | obe | Š | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $\begin{aligned} & PC \leftarrow (PC) + n \; (n = 1, 2, or \; 3) \\ & Push \; (PCL); \; SP \leftarrow (SP) - 1 \\ & Push \; (PCH); \; SP \leftarrow (SP) - 1 \\ & PC \leftarrow Effective \; Address \end{aligned}$ | | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 5<br>6<br>7<br>6<br>5 | | LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X | Load Accumulator with Memory Byte | A ← (M) | | _ | ‡ | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X | Load Index Register with Memory Byte | X ← (M) | | | ‡ | ‡ | | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X | Logical Shift Left (Same as ASL) | b7 b0 | | _ | ‡ | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>6<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X | Logical Shift Right | 0 - C<br>b7 b0 | _ | _ | 0 | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 34<br>44<br>54<br>64<br>74 | dd<br>ff | 5<br>3<br>6<br>5 | | MUL | Unsigned Multiply | $X : A \leftarrow (X) \times (A)$ | 0 | _ | _ | _ | 0 | INH | 42 | | 1 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X | Negate Byte (Two's Complement) | $\begin{aligned} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{aligned}$ | | _ | ‡ | <b>‡</b> | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 30<br>40<br>50<br>60<br>70 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | NOP | No Operation | | _ | _ | _ | _ | _ | INH | 9D | | 2 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X | Logical OR Accumulator with Memory | $A \leftarrow (A) \vee (M)$ | _ | _ | ‡ | <b>1</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X | Rotate Byte Left through Carry Bit | b7 b0 | | _ | ‡ | <b>‡</b> | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 39<br>49<br>59<br>69<br>79 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | MC68HC05J1A — Rev. 3.0 Technical Data # Instruction Set Table 9-6. Instruction Set Summary (Sheet 5 of 6) | Source<br>Form | Operation Description | | on | | | | | ect<br>CCR | | | | Address<br>Mode | Opcode | Operand | Cycles | |---------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------|----------|---|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------|-----------------|--------|---------|--------| | FOIII | · | | Н | I | Ν | Z | С | Adc | ဝီ ဗီ | | ડે | | | | | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X | Rotate Byte Right through Carry Bit | b7 b0 | _ | _ | <b>‡</b> | ‡ | Į. | DIR<br>INH<br>INH<br>IX1<br>IX | 36<br>46<br>56<br>66<br>76 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | | | | | RSP | Reset Stack Pointer | SP ← \$00FF | _ | _ | _ | _ | _ | INH | 9C | | 2 | | | | | | RTI | Return from Interrupt | $\begin{split} & SP \leftarrow (SP) + 1; Pull (CCR) \\ & SP \leftarrow (SP) + 1; Pull (A) \\ & SP \leftarrow (SP) + 1; Pull (X) \\ & SP \leftarrow (SP) + 1; Pull (PCH) \\ & SP \leftarrow (SP) + 1; Pull (PCL) \end{split}$ | 1 | <b>‡</b> | <b>‡</b> | ‡ | <b>‡</b> | INH | 80 | | 9 | | | | | | RTS | Return from Subroutine | $SP \leftarrow (SP) + 1$ ; Pull (PCH)<br>$SP \leftarrow (SP) + 1$ ; Pull (PCL) | _ | _ | _ | _ | _ | INH | 81 | | 6 | | | | | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X | Subtract Memory Byte and Carry Bit from Accumulator | $A \leftarrow (A) - (M) - (C)$ | | _ | <b>‡</b> | ‡ | <b>1</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | | | | | | | SEC | Set Carry Bit | C ← 1 | _ | - | _ | _ | 1 | INH | 99 | | 2 | | | | | | SEI | Set Interrupt Mask | I ← 1 | _ | 1 | _ | _ | _ | INH | 9B | | 2 | | | | | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X | Store Accumulator in Memory | M ← (A) | _ | _ | 1 | ‡ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | B7<br>C7<br>D7<br>E7<br>F7 | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | | | | | STOP | Stop Oscillator and Enable IRQ Pin | | _ | 0 | _ | _ | _ | INH | 8E | | 2 | | | | | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X | Store Index Register In Memory | $M \leftarrow (X)$ | | _ | 1 | ‡ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BF<br>CF<br>DF<br>EF<br>FF | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | | | | | SUB #opr<br>SUB opr<br>SUB opr,<br>SUB opr,X<br>SUB opr,X<br>SUB ,X | Subtract Memory Byte from Accumulator | $A \leftarrow (A) - (M)$ | | _ | ‡ | ‡ | Į. | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | | 2<br>3<br>4<br>5<br>4<br>3 | | | | | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; \ Push \ (PCL) \\ SP \leftarrow (SP) - 1; \ Push \ (PCH) \\ SP \leftarrow (SP) - 1; \ Push \ (X) \\ SP \leftarrow (SP) - 1; \ Push \ (A) \\ SP \leftarrow (SP) - 1; \ Push \ (CCR) \\ SP \leftarrow (SP) - 1; \ I \leftarrow 1 \\ PCH \leftarrow Interrupt \ Vector \ High \ Byte \\ PCL \leftarrow Interrupt \ Vector \ Low \ Byte \\ \end{array}$ | | 1 | | | | INH | 83 | | 1 0 | | | | | | TAX | Transfer Accumulator to Index Register | X ← (A) | _ | _ | _ | _ | _ | INH | 97 | | 2 | | | | | Instruction Set Opcode Map Table 9-6. Instruction Set Summary (Sheet 6 of 6) | Source<br>Form | Operation | Description | Effect on CCR | | | | | Address<br>Mode | Opcode | Operand | Cycles | |------------------------------------------------|----------------------------------------|-------------|---------------|---|---|---|---|--------------------------------|----------------------------|----------|-----------------------| | | | , | Н | I | N | Z | С | Ado | Opo | Ope | င် | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X | Test Memory Byte for Negative or Zero | (M) - \$00 | _ | | 1 | ‡ | | DIR<br>INH<br>INH<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 | | TXA | Transfer Index Register to Accumulator | A ← (X) | _ | _ | _ | _ | - | INH | 9F | | 2 | | WAIT | Stop CPU Clock and Enable Interrupts | | _ | 0 | _ | _ | - | INH | 8F | | 2 | | Α | Accumulator | | opr | Operand (one or two bytes) | |-------|-----------------------------------------------------------|-------------|--------------|--------------------------------------| | С | Carry/borrow flag | | PC | Program counter | | CCR | Condition code register | | PCH | Program counter high byte | | dd | Direct address of operand | | PCL | Program counter low byte | | dd rr | Direct address of operand and relative offset of branch | instruction | REL | Relative addressing mode | | DIR | Direct addressing mode | | rel 🌋 | Relative program counter offset byte | | ee ff | High and low bytes of offset in indexed, 16-bit offset ad | dressing | Tr. | Relative program counter offset byte | | EXT | Extended addressing mode | . %. | SP | Stack pointer | | ff | Offset byte in indexed, 8-bit offset addressing | 20 % | X | Index register | | Н | Half-carry flag | 4 30 | Z | Zero flag | | hh II | High and low bytes of operand address in extended ad | dressing | # | Immediate value | | I | Interrupt mask | | ^ | Logical AND | | ii | Immediate operand byte | | <b>V</b> | Logical OR | | IMM | Immediate addressing mode | | $\oplus$ | Logical EXCLUSIVE OR | | INH | Inherent addressing mode | | () | Contents of | | IX | Indexed, no offset addressing mode | | -() | Negation (two's complement) | | IX1 | Indexed, 8-bit offset addressing mode | | $\leftarrow$ | Loaded with | | IX2 | Indexed, 16-bit offset addressing mode | | ? | If | | M | Memory location | | : | Concatenated with | | N | Negative flag | | 1 | Set or cleared | | n | Any bit | | _ | Not affected | | | | | | | ## 9.6 Opcode Map See Table 9-7. # Instruction Set | Q | |-----------------------| | ਛ | | Ë | | 2 | | Φ | | $\boldsymbol{\sigma}$ | | Ö | | ပ | | 0 | | | | ŏ | | _ | | ō | | -7. 01 | | -7. 01 | | -7. 01 | | -7. 01 | | | | MSB LSB | 0 | - | 2 | က | 4 | 5 | 9 | 7 | 8 | o | ٧ | В | ပ | D | Е | F | | |-------------------|-----|---------|-------------------|-------------------|---------------------|-------------------|------------------|-------------------|--------------------|-------------------|---------------------------------------------|------------------------|------------------|-------------------|-------------------|-------------------|-----------------------------------|---------------------|----------------------------------------------------------------------------------------------------------| | | × | F | SUB IX | CMP IX | SBC 1X | CPX 3 | 3<br>AND X | BIT X | LDA IX | STA IX | EOR X | ADC IX | ORA IX | ADD IX | JMP IX | JSR IX | 3<br>1 LDX IX | STX <sup>4</sup> | lal<br>e | | | X | Е | SUB IX1 | CMP 1X1 | SBC<br>2 IX1 | CPX<br>CPX<br>IX1 | AND 1X1 | BIT 1X1 | LDA<br>IX1 | STA<br>2 IX1 | EOR<br>EOR | ADC 4 | ORA IX1 | ADD IX1 | 3<br>JMP<br>2 IX1 | S<br>JSR<br>2 IX1 | LDX<br>2 IX1 | STX<br>2 IX1 | Hexadecim | | Memory | IX2 | D | SUB 5 | CMP 5 | SBC<br>3 IX2 | CPX 5 | AND 5 | BIT 5 | 3 LDA | STA<br>STA | EOR<br>KIX2 | ADC 5 | ORA<br>3 IX2 | ADD 5 | 4<br>JMP<br>3 IX2 | JSR<br>3 IX2 | LDX<br>S IX2 | STX 6 | MSB of Opcode in Hexadecimal<br>Number of Cycles<br>Opcode Mnemonic<br>Number of Bytes/Addressing Mode | | Register/Memory | EXT | ၁ | SUB 4 | CMP EXT | SBC<br>EXT | CPX 4 | AND EXT | BIT EXT | LDA<br>3 EXT | STA<br>SEXT | EOR<br>EXT | ADC 4 | ORA<br>EXT | ADD EXT | 3 EXT | JSR<br>3 EXT | LDX 4 | STX 5 | MSB of C<br>Number of<br>Opcode Mr<br>Number of | | | DIR | В | SUB<br>SUB | CMP DIR | SBC 2 | CPX<br>DIR | 3<br>AND<br>DIR | BIT 3 | LDA<br>DIR | STA<br>DIR | 3<br>EOR<br>DIR | ADC 3 | | ADD DIR | JMP DIR | JSR<br>2 DIR | 2 LDX<br>LDX<br>LDX | STX DIR | 0<br>BRSETO<br>3 DIR | | | MM | A | SUB 2 | CMP 2 | SBC 2 | CPX 2 | AND 2 | BIT 2 | LDA<br>2 IMM 2 | | EOR 2 | ADC 2 | ORA<br>2 IMM 2 | ADD 2 | A | BSR 2 | LDX<br>2 IMM | ,, | MSB MSB | | . lol | Ĭ | 6 | | | | | | | ì | TAX 2 | CLC 2 | SEC 2 | CLI 2 | SEI 2 | RSP 2 | NOP 2 | | TXA T | adecimal | | Control | Ŧ | 8 | RTI 1 | RTS 6 | | SWI<br>INH | | Â | | | | 0 | | | | | STOP<br>1 INH | WAIT 1 | ode in Hex | | | × | 7 | NEG 5 | <b>(</b> | | COM 5 | LSR IX | 1 | ROR IX | ASR IX | ASL/LSL | ROL X | DEC 5 | | INC 5 | TST 1 | | CLR 5 | LSB of Opcode in Hexadecimal | | Vrite | IX1 | 9 | NEG 1X1 | | | COM 6 | LSR<br>1X1 | | ROR<br>2 IX1 | 6<br>ASR<br>2 IX1 | ASL/LSL<br>2 IX1 | ROL 2 | DEC 6 | | INC 6 | TST 2 | | CLR<br>2 IX1 | _ | | Read-Modify-Write | ¥ | 5 | NEGX<br>1 INH2 | | | 3<br>COMX<br>INH | LSRX<br>1 INH2 | | 3<br>RORX<br>INH | 3<br>ASRX<br>INH | ASLX/LSLX | ROLX<br>INH | | | INCX 3 | TSTX<br>1 INH | | CLRX<br>INH | t<br>fset<br>Offset | | Read | Ĭ | 4 | NEGA<br>1 INH | | MUL<br>MUL<br>1 INH | COMA INH 1 | LSRA<br>1 INH 1 | | 3<br>RORA<br>1 INH | ASRA INH 1 | ASLA/LSLA | ROLA 1 | DECA<br>1 INH | | INCA 1 | TSTA<br>1 INH | | CLRA 1 | ve<br>, No Offse<br>d, 8-Bit Of<br>d, 16-Bit C | | | DIR | 3 | NEG 5<br>2 DIR 1 | | | COM 5<br>2 DIR 1 | LSR<br>2 DIR | | ROR 5 | ASR 2 DIR 1 | BHCC 3 ASL/LSL ASLA/LSLA<br>REL 2 DIR 1 INH | ROL<br>2 DIR 1 | | | INC 5<br>2 DIR 1 | O. | | CLR<br>2 DIR | REL = Relative<br>IX = Indexed, No Offset<br>IX1 = Indexed, 8-Bit Offset<br>IX2 = Indexed, 16-Bit Offset | | Branch | REL | 2 | BRA<br>2 REL2 | BRN<br>2 REL | BHI<br>2 REL | BLS 2 | BCC REL | BCS/BLO<br>2 REL | BNE 2 | BEQ<br>2 REL 2 | BHCC<br>2 REL | BHCS REL | 3<br>BPL<br>REL | BMI<br>2 REL | 3<br>BMC<br>REL | 3<br>BMS<br>REL | BIL<br>2 REL | 3<br>BIH<br>2 REL 2 | <u>~</u> ××× | | Bit Manipulation | DIR | 1 | BSET0<br>2 DIR 2 | BCLR0<br>2 DIR 2 | BSET1<br>2 DIR 2 | BCLR1<br>2 DIR 2 | BSET2<br>2 DIR 2 | 3CLR2<br>DIR | BSET3<br>2 DIR 2 | BCLR3 | BSET4 1 | BCLR4<br>2 DIR 2 | BSET5<br>2 DIR 2 | BCLR5<br>2 DIR 2 | BSET6<br>2 DIR 2 | BCLR6<br>2 DIR 2 | BSET7<br>2 DIR 2 | BCLR7<br>2 DIR 2 | erent<br>mediate<br>tct<br>ended | | Bit Mani | DIR | 0 | BRSETO<br>3 DIR 2 | BRCLR0<br>3 DIR 2 | BRSET1<br>3 DIR 2 | BRCLR1<br>B DIR 2 | BRSET2 E | BRCLR2<br>3 DIR 2 | BRSET3 E | BRCLR3 E | 5<br>BRSET4<br>3 DIR 2 | 5<br>BRCLR4<br>B DIR 2 | BRSET5<br>3 DIR | BRCLR5<br>3 DIR 2 | BRSET6<br>3 DIR 2 | BRCLR6<br>3 DIR 2 | 5<br>BRSET7<br>3 DIR <sub>2</sub> | BRCLR7<br>3 DIR 2 | INH = Inherent<br>IMM = Immediate<br>DIR = Direct<br>EXT = Extended | | | | MSB | 0 | - | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | A | В | ၁ | D | Е | <b>L</b> | | **Technical Data** MC68HC05J1A — Rev. 3.0 ### Technical Data — MC68HC05J1A # **Section 10. Electrical Specifications** #### 10.1 Contents | 10.2 | Introduction95 | |-------|-------------------------------------------| | 10.3 | Maximum Ratings96 | | 10.4 | Operating Temperature Range97 | | | Thermal Characteristics | | 10.6 | Power Considerations98 | | 10.7 | 5.0-Volt DC Electrical Characteristics | | 10.8 | 3.3-Volt DC Electrical Characteristics100 | | 10.9 | 5.0-Volt Control Timing105 | | 10.10 | 3.3-Volt Control Timing106 | | | | ### 10.2 Introduction This section contains electrical and timing specifications. ## **Electrical Specifications** ### 10.3 Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. The MCU contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table here. Keep $V_{ln}$ and $V_{Out}$ within the range $V_{SS} \leq (V_{ln} \text{ or } V_{Out}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either $V_{SS}$ or $V_{DD}$ . | Rating <sup>(1)</sup> | Symbol | Value | Unit | |---------------------------------------------------------------------|------------------|--------------------------------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to +7.0 | V | | Input voltage | V <sub>In</sub> | $V_{SS}$ –0.3 to $V_{DD}$ +0.3 | V | | Current drain per pin excluding V <sub>DD</sub> and V <sub>SS</sub> | om.c. | 25 | mA | | Storage temperature range | T <sub>STG</sub> | -65 to +150 | °C | <sup>1.</sup> Voltages referenced to V<sub>SS</sub> #### **NOTE:** This device is not guaranteed to operate properly at the maximum ratings. Refer to 10.7 5.0-Volt DC Electrical Characteristics and 10.8 3.3-Volt DC Electrical Characteristics for guaranteed operating conditions. Electrical Specifications Operating Temperature Range ## 10.4 Operating Temperature Range | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------|------| | Operating temperature range MC68HC05J1AP <sup>(1)</sup> , DW <sup>(2)</sup> MC68HC05J1AC <sup>(3)</sup> P, CDW MC68HC05J1AV <sup>(4)</sup> P MC68HC05J1AVDW | T <sub>A</sub> | 0 to +70<br>-40 to +85<br>-40 to +105<br>-40 to +105 | °C | - 1. P = Plastic dual in-line package (PDIP) - 2. DW = Small outline integrated circuit (SOIC) - 3. C = Extended temperature range ( $-40^{\circ}$ C to $+85^{\circ}$ C) - 4. V = Automotive temperature range ( $-40^{\circ}$ C to $+105^{\circ}$ C) #### 10.5 Thermal Characteristics - 1. P = Plastic dual in-line package (PDIP) - 2. DW = Small outline integrated circuit (SOIC) MC68HC05J1A — Rev. 3.0 ### **Electrical Specifications** #### 10.6 Power Considerations The average chip junction temperature, T<sub>J</sub>, in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \times \theta_{JA}) \tag{1}$$ Where: T<sub>A</sub> = ambient temperature in °C θ<sub>JA</sub> = package thermal resistance, junction to ambient in °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT} = I_{CC} \times V_{CC} = chip internal power dissipation$ $P_{I/O}$ = power dissipation on input and output pins (user-determined) For most applications, $P_{I/O} < P_{INT}$ and can be neglected. Ignoring $P_{I/O}$ , the relationship between $P_D$ and $T_J$ is approximately: $$P_{D} = \frac{K}{T_{\perp} + 273^{\circ}C} \tag{2}$$ Solving equations (1) and (2) for K gives: $$= P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $P_D$ and be obtained by solving equations (1) and (2) iteratively for any value of $P_D$ . Electrical Specifications 5.0-Volt DC Electrical Characteristics #### 10.7 5.0-Volt DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------|------------|---------------------|----------| | Output voltage $I_{Load} = 10.0 \mu\text{A}$ $I_{Load} = -10.0 \mu\text{A}$ | V <sub>OL</sub><br>V <sub>OH</sub> | _<br>V <sub>DD</sub> – 0.1 | _<br>_ | 0.1<br>— | V | | Output high voltage<br>PA7–PA0, PB5–PB0 (I <sub>Load</sub> = -0.8 mA) | V <sub>OH</sub> | V <sub>DD</sub> – 0.8 | _ | _ | V | | Output low voltage<br>PA3-PA0, PB5-PB0 (I <sub>Load</sub> = 1.6 mA)<br>PA7-PA4 (I <sub>Load</sub> = 8.0 mA) | V <sub>OL</sub> | | _<br>_ | 0.4<br>0.4 | V | | Input high voltage PA7–PA0, PB5–PB0, IRQ, RESET, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input low voltage PA7–PA0, PB5–PB0, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | <u> </u> | $0.2 \times V_{DD}$ | V | | Supply current Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> | I <sub>DD</sub> | | 3.0<br>1.6 | 4.0<br>2.5 | mA<br>mA | | 25°C<br>-40°C to +85°C | | _<br>_ | 0.2<br>2.0 | 10<br>20 | μΑ<br>μΑ | | I/O ports hi-z leakage current PA7-PA0, PB5-PB0 (pulldown device off) | I <sub>IL</sub> | _ | _ | ±10 | μА | | Input pulldown current PA7-PA0, PB5-PB0 (pulldown device on) | I <sub>IL</sub> | 50 | 100 | 200 | μА | | Input current RESET, IRQ, OSC1 | I <sub>In</sub> | _ | 1 | ±1 | μА | | Capacitance PA7-PA0, PB5-PB0 (input or output) RESET, IRQ, OSC1, OSC2 | C <sub>Out</sub> | | _<br>_ | 12<br>8 | pF | | Oscillator internal resistor (Crystal/ceramic resonator mask option) | R <sub>osc</sub> | 1.0 | 2.0 | 3.0 | МΩ | <sup>1.</sup> $V_{DD}$ = 5.0 Vdc $\pm$ 10%; $V_{SS}$ = 0 Vdc; $T_A$ = -40°C to +85°C; values reflect average measurements at midpoint of voltage range at 25°C MC68HC05J1A — Rev. 3.0 Technical Data <sup>2.</sup> Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 4.2 MHz) with all inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. $C_L$ = 20 pF on OSC2. <sup>3.</sup> Wait $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 4.2 MHz) with all inputs 0.2 V from rail and only the timer active. No dc loads. Less than 50 pF on all outputs. $C_L$ = 20 pF on OSC2. All ports configured as inputs. $V_{IL}$ = 0.2 V. $V_{IH}$ = $V_{DD}$ – 0.2 V. OSC2 capacitance linearly affects wait $I_{DD}$ . <sup>4.</sup> Stop $I_{DD}$ measured with OSC1 = $V_{SS}$ . All ports configured as inputs. $V_{IL}$ = 0.2 V. $V_{IH}$ = $V_{DD}$ – 0.2 V. # **Electrical Specifications** #### 10.8 3.3-Volt DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------|------------------------------------|----------------------------|------------|---------------------|----------| | Output voltage $I_{Load} \leq 10.0 \; \mu A$ $I_{Load} \leq -10.0 \; \mu A$ | V <sub>OL</sub><br>V <sub>OH</sub> | _<br>V <sub>DD</sub> – 0.1 | _<br>_ | 0.1 | V | | Output high voltage<br>PA7-PA0, PB5-PB0 (I <sub>Load</sub> = -0.2 mA) | V <sub>OH</sub> | V <sub>DD</sub> – 0.3 | _ | _ | V | | Output low voltage PA3-PA0 (I <sub>Load</sub> = -0.4 mA) PA7-PA4 (I <sub>Load</sub> = 5.0 mA) | V <sub>OL</sub> | | _<br>_ | 0.3<br>0.3 | V | | Input high voltage PA7–PA0, PB5–PB0, IRQ, RESET, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | ٧ | | Input low voltage PA7-PA0, PB5-PB0, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | <u> </u> | $0.2 \times V_{DD}$ | ٧ | | Supply current Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> | I <sub>DD</sub> | | 1.0<br>0.5 | 2.0<br>1.0 | mA<br>mA | | 25°C<br>-40°C to +85°C | | _<br>_ | 0.1<br>1 | 5<br>10 | μΑ<br>μΑ | | I/O ports hi-z leakage current PA7-PA0, PB5-PB0 (pulldown device off) | I <sub>IL</sub> | _ | _ | ±10 | μΑ | | Input pulldown current PA7–PA0, PB5–PB0 (pulldown device on) | I <sub>IL</sub> | 20 | 40 | 100 | μΑ | | Input current RESET, IRQ, OSC1 | I <sub>In</sub> | _ | _ | ±1 | μΑ | | Capacitance PA7-PA0, PB5-PB0 (input or output) RESET, IRQ, OSC1, OSC2 | C <sub>Out</sub> | | | 12<br>8 | pF | | Oscillator internal resistor<br>(Crystal/ceramic resonator mask option) | R <sub>osc</sub> | 1.0 | 2.0 | 3.0 | МΩ | <sup>1.</sup> $V_{DD}$ = 3.3 Vdc $\pm$ 10%; $V_{SS}$ = 0 Vdc; $T_A$ = $-40^{\circ}$ C to +85°C; values reflect average measurements at midpoint of voltage range at 25°C **Technical Data** MC68HC05J1A — Rev. 3.0 100 <sup>2.</sup> Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 2.0 MHz) with all inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. $C_L$ = 20 pF on OSC2. <sup>3.</sup> Wait $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 2.0 MHz) with all inputs 0.2 V from rail and only the timer active. No dc loads. Less than 50 pF on all outputs. $C_L$ = 20 pF on OSC2. All ports configured as inputs. $V_{IL}$ = 0.2 V. $V_{IH}$ = $V_{DD}$ – 0.2 V. OSC2 capacitance linearly affects wait $I_{DD}$ . <sup>4.</sup> Stop $I_{DD}$ measured with OSC1 = $V_{SS}$ . All ports configured as inputs. $V_{IL}$ = 0.2 V. $V_{IH}$ = $V_{DD}$ – 0.2 V. Electrical Specifications 3.3-Volt DC Electrical Characteristics Figure 10-1. Typical $V_{OH}/I_{OH}$ ( $V_{DD} = 5.0 \text{ V}$ ) Figure 10-2. Typical $V_{OH}/I_{OH}$ ( $V_{DD} = 3.3 V$ ) MC68HC05J1A — Rev. 3.0 Technical Data # **Electrical Specifications** Figure 10-3. Typical $V_{OL}/I_{OL}$ ( $V_{DD} = 5.0 \text{ V}$ ) Figure 10-4. Typical $V_{OL}/I_{OL}$ ( $V_{DD} = 3.3 \text{ V}$ ) Electrical Specifications 3.3-Volt DC Electrical Characteristics Figure 10-5. Typical Operating I<sub>DD</sub> (25°C) Figure 10-6. Typical Wait Mode I<sub>DD</sub> (25°C) **MOTOROLA** # **Electrical Specifications** Figure 10-7. Typical Internal Operating Frequency for Various V<sub>DD</sub> at 25°C — RC Option Only Electrical Specifications 5.0-Volt Control Timing # 10.9 5.0-Volt Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------|--------------------------|------------------| | Oscillator frequency Crystal/ceramic resonator mask option <sup>(2)</sup> RC oscillator mask option External clock mask option | fosc | <br>dc<br> | 4.2<br>4.2<br>4.2 | MHz | | Internal operating frequency (f <sub>OSC</sub> ÷ 2) Crystal oscillator Ceramic resonator RC oscillator External clock | f <sub>op</sub> | —<br>—<br>dc<br>— | 2.1<br>2.1<br>2.1<br>2.1 | MHz | | Cycle time (1 ÷ f <sub>op</sub> ) | t <sub>cyc</sub> | 476 | _ | ns | | RESET pulse width low (edge-triggered) | t <sub>RL</sub> | 1.5 | _ | t <sub>cyc</sub> | | Timer resolution <sup>(3)</sup> | tRESL | 4.0 | _ | t <sub>cyc</sub> | | IRQ interrupt pulse width low (edge-triggered) | tilli | 125 | _ | ns | | IRQ interrupt pulse period | t <sub>ILIL</sub> | (4) | _ | t <sub>cyc</sub> | | PA3-PA0 interrupt pulse width high (edge-triggered) | t <sub>IHIL</sub> | 125 | _ | ns | | PA3-PA0 interrupt pulse period | t <sub>IHIH</sub> | (4) | _ | t <sub>cyc</sub> | | OSC1 pulse width | t <sub>OH</sub> , t <sub>OL</sub> | 200 | _ | ns | <sup>1.</sup> $V_{DD}$ = 5.0 Vdc ± 10%; $V_{SS}$ = 0 Vdc; $T_A$ = $T_L$ to $T_H$ <sup>2.</sup> Use only AT-cut crystals. <sup>3.</sup> The 2-bit timer prescaler is the limiting factor in determining timer resolution. <sup>4.</sup> The minimum period, $t_{ILIL}$ or $t_{IHIH}$ , should not be less than the number of cycles required to execute the interrupt service routine plus 19 $t_{cyc}$ . # **Electrical Specifications** ## 10.10 3.3-Volt Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|--------------------------|------------------| | Oscillator frequency Crystal/ceramic resonator mask option <sup>(2)</sup> RC oscillator mask option External clock mask option | fosc | <br>dc<br> | 2.0<br>2.0<br>2.0 | MHz | | Internal operating frequency (f <sub>OSC</sub> ÷ 2) Crystal oscillator Ceramic resonator RC oscillator External clock | f <sub>op</sub> | <br><br>dc<br> | 1.0<br>1.0<br>1.0<br>1.0 | MHz | | Cycle time (1 ÷ f <sub>op</sub> ) | t <sub>cyc</sub> | 1000 | _ | ns | | RESET pulse width low (edge-triggered) | t <sub>RL</sub> | 1.5 | _ | t <sub>cyc</sub> | | Timer resolution <sup>(3)</sup> | tRESL | 4.0 | _ | t <sub>cyc</sub> | | IRQ interrupt pulse width low (edge-triggered) | tille | 250 | _ | ns | | IRQ interrupt pulse period | t <sub>ILIL</sub> | (4) | _ | t <sub>cyc</sub> | | PA3-PA0 interrupt pulse width high (edge-triggered) | t <sub>IHIL</sub> | 250 | _ | ns | | PA3-PA0 interrupt pulse period | t <sub>IHIH</sub> | (4) | _ | t <sub>cyc</sub> | | OSC1 pulse width | t <sub>OH</sub> , t <sub>OL</sub> | 400 | _ | ns | <sup>1.</sup> $V_{DD}$ = 3.3 Vdc ± 10%; $V_{SS}$ = 0 Vdc; $T_A$ = $T_L$ to $T_H$ <sup>2.</sup> Use only AT-cut crystals. <sup>3.</sup> The 2-bit timer prescaler is the limiting factor in determining timer resolution. <sup>4.</sup> The minimum period, $t_{ILIL}$ or $t_{IHIH}$ , should not be less than the number of cycles required to execute the interrupt service routine plus 19 $t_{CVC}$ . **Electrical Specifications** 3.3-Volt Control Timing Figure 10-8. External Interrupt Timing #### Notes: - 1. Internal clocking from OSC1 pin - Edge-triggered external interrupt mask option Edge- and level-triggered external interrupt mask option - 4. Reset vector shown as example Figure 10-9. Stop Mode Recovery Timing MC68HC05J1A — Rev. 3.0 **Technical Data** # **Electrical Specifications** #### Notes: - 1. Power-on reset threshold is typically between 1 V and 2 V. - 2. Internal clock, internal address bus, and internal data bus are not available externally ## Figure 10-10. Power-On Reset Timing #### Notes: - 1. Internal clock, internal address bus, and internal data bus are not available externally. - 2. The next rising edge of the internal clock after the rising edge of RESET initiates the reset sequence. Figure 10-11. External Reset Timing 108 #### Technical Data — MC68HC05J1A # **Section 11. Mechanical Specifications** #### 11.1 Contents | 11.2 | Introduction | |------|--------------------------------------------------------| | 11.3 | 20-Pin Plastic Dual In-Line Package (PDIP)110 | | 11.4 | 20-Pin Small Outline Integrated Circuit Package (SOIC) | #### 11.2 Introduction Package dimensions for the MC68HC05J1A are provided in this section. The packages are: - 20-pin plastic dual in-line package (PDIP) - 20-pin small outline integrated circuit package (SOIC) MC68HC05J1A — Rev. 3.0 **MOTOROLA** # **Mechanical Specifications** ### 11.3 20-Pin Plastic Dual In-Line Package (PDIP) - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. - DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | INC | HES | MILLIMETERS | | | |-----|-------|-------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | | В | 0.240 | 0.260 | 6.10 | 6.60 | | | С | 0.150 | 0.180 | 3.81 | 4.57 | | | D | 0.015 | 0.022 | 0.39 | 0.55 | | | E | 0.050 | BSC | 1.27 | BSC | | | F | 0.050 | 0.070 | 1.27 | 1.77 | | | G | 0.100 | BSC | 2.54 | BSC | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.140 | 2.80 | 3.55 | | | L | 0.300 | | 7.62 BSC | | | | M | 0° | 15° | 0° | 15° | | | N | 0.020 | 0.040 | 0.51 | 1 01 | | **CASE 738-03** # 11.4 20-Pin Small Outline Integrated Circuit Package (SOIC) | | MILLIM | ETERS | INC | HES | | |-----|--------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 10.15 | 10.45 | 0.400 | 0.411 | | | В | 7.40 | 7.60 | 0.292 | 0.299 | | | С | 2.35 | 2.65 | 0.093 | 0.104 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.50 | 0.90 | 0.020 | 0.035 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | М | 0° | 7° | 0° | 7° | | | P | 10.05 | 10.55 | 0.395 | 0.415 | | | R | 0.25 | 0.75 | 0.010 | 0.029 | | **CASE 751** MC68HC05J1A — Rev. 3.0 #### Technical Data — MC68HC05J1A # **Section 12. Ordering Information** #### 12.1 Contents | 12.2 | Introduction111 | |------|----------------------------------| | 12.3 | MC Order Numbers111 | | | MCU Ordering Forms | | | Application Program Media | | | Diskettes | | 12.7 | EPROMs | | 12.8 | ROM Program Verification | | 12.9 | ROM Verification Units (RVUs)115 | ### 12.2 Introduction This section contains instructions for ordering custom-masked read-only memory (ROM) microcontroller units (MCU). #### 12.3 MC Order Numbers **Table 12-1. MC Order Numbers** | Package Type | Temperature<br>Range | Order Number | |------------------------------------------------|----------------------|----------------| | | 0°C to 70°C | MC68HC05J1AP | | 20-pin dual in-line package | –40°C to 85°C | MC68HC05J1ACP | | | –40°C to 105°C | MC68HC05J1AVP | | | 0°C to 70°C | MC68HC05J1ADW | | 20-pin small outline integrated circuit (SOIC) | –40°C to 85°C | MC68HC05J1ACDW | | ( , | –40°C to 105°C | MC68HC05J1AVDW | MC68HC05J1A — Rev. 3.0 **Technical Data** # Ordering Information #### 12.4 MCU Ordering Forms To initiate an order for a ROM-based MCU, first obtain the current ordering form for the MCU from a Motorola representative. Submit these items when ordering MCUs: - A current MCU ordering form that is completely filled out (Contact your Motorola sales office for assistance.) - A copy of the customer specification if the customer specification deviates from the Motorola specification for the MCU - Customer's application program on one of the media listed in 12.5 Application Program Media The current MCU ordering form is also available through the World Wide Web at http://www.motorola.com/semiconductors/ ### 12.5 Application Program Media Deliver the application program to Motorola in one of these media: - Macintosh®<sup>1</sup> 3 1/2-inch diskette (double-sided double-density 800 Kbytes or double-sided high-density 1.4 Mbytes) - MS-DOS®<sup>2</sup> or PC-DOS®<sup>3</sup> 3 1/2-inch diskette (double-sided double-density 720 Kbytes or double-sided high-density 1.44 Mbytes) - MS-DOS® or PC-DOS® 5 1/4-inch diskette (double-sided double-density 360 Kbytes or double-sided high-density 1.2 Mbytes) - Erasable, programmable read-only memory(s) (EPROM) 2716, 2732, 2764, 27128, 27256, or 27512 (depending on the size of the memory map of the MCU) Use positive logic for data and addresses. **Technical Data** MC68HC05J1A — Rev. 3.0 <sup>1.</sup> Macintosh is a registered trademark of Apple Computer, Inc. <sup>2.</sup> MS-DOS is a registered trademark of Microsoft, Inc. <sup>3.</sup> PC-DOS is a registered trademark of International Business Machines Corporation. Ordering Information Diskettes #### 12.6 Diskettes If submitting the application program on a diskette, clearly label the diskette with this information: - Customer name - Customer part number - Project or product name - Filename of object code - Date - · Name of operating system that formatted diskette - Formatted capacity of diskette On diskettes, the application program must be in Motorola's S-record format (S1 and S9 records), a character-based object file format generated by M6805 cross assemblers and linkers. **NOTE:** Begin the application program at the first user ROM location. Program addresses must correspond exactly to the available on-chip user ROM addresses as shown in the memory map. Write \$00 in all non-user ROM locations or leave all non-user ROM locations blank. See the current MCU ordering form for additional requirements. If the memory map has two user ROM areas with the same addresses, then write the two areas in separate files on the diskette. Label the diskette with both filenames. In addition to the object code, a file containing the source code can be included. Motorola keeps this code confidential and uses it only to expedite ROM pattern generation in case of any difficulty with the object code. Label the diskette with the filename of the source code. MC68HC05J1A — Rev. 3.0 **MOTOROLA** Technical Data ### **Ordering Information** #### 12.7 EPROMs If submitting the application program in an EPROM, clearly label the EPROM with this information: - Customer name - Customer part number - Checksum - Project or product name - Date #### NOTE: Begin the application program at the first user ROM location. Program addresses must correspond exactly to the available on-chip user ROM addresses as shown in the memory map. Write \$00 in all non-user ROM loctions. See the current MCU ordering form for additional requirements. Submit the application program in one EPROM large enough to contain the entire memory map. If the memory map has two user ROM areas with the same addresses, then write the two areas on separate EPROMs. Label the EPROMs with the addresses they contain. Pack EPROMs securely in a conductive IC carrier for shipment. Do not use Styrofoam®1. ### 12.8 ROM Program Verification The primary use for the on-chip ROM is to hold the customer's application program. The customer develops and debugs the application program and then submits the MCU order along with the application program. Motorola inputs the customer's application program code into a computer program that generates a listing verify file. The listing verify file represents the memory map of the MCU. The listing verify file contains the user ROM code and may also contain non-user ROM code, such as self-check code. Motorola sends the customer a computer printout of the listing verify file along with a listing verify form. **Technical Data** MC68HC05J1A — Rev. 3.0 <sup>1.</sup> Styrofoam is a registered trademark of The Dow Chemical Company. Ordering Information ROM Verification Units (RVUs) To aid the customer in checking the listing verify file, Motorola will program the listing verify file into customer-supplied blank EPROMs or preformatted Macintosh or DOS disks. All original pattern media are filed for contractual purposes and are not returned. Check the listing verify file thoroughly, then complete and sign the listing verify form and return the listing verify form to Motorola. The signed listing verify form constitutes the contractual agreement for the creation of the custom mask. ### 12.9 ROM Verification Units (RVUs) After receiving the signed listing verify form, Motorola manufactures a custom photographic mask. The mask contains the customer's application program and is used to process silicon wafers. The application program cannot be changed after the manufacture of the mask begins. Motorola then produces ten MCUs, called RVUs, and sends the RVUs to the customer. RVUs are usually packaged in unmarked ceramic and tested to 5 Vdc at room temperature. RVUs are not tested to environmental extremes because their sole purpose is to demonstrate that the customer's user ROM pattern was properly implemented. The ten RVUs are free of charge with the minimum order quantity but are not production parts. RVUs are not guaranteed by Motorola Quality Assurance. MC68HC05J1A — Rev. 3.0 Technical Data #### Technical Data — MC68HC05J1A # Appendix A. MC68HCL05J1A #### A.1 Contents | A.2 | Introduction | 117 | |-----|-------------------------------|-----| | A.3 | DC Electrical Characteristics | 118 | | A.4 | MC Ordering Information | 121 | #### A.2 Introduction This appendix introduces the MC68HCL05J1A, a low-power version of the MC68HC05J1A. All of the information in this document applies to the MC68HCL05J1A with the exceptions given in this appendix. MC68HC05J1A — Rev. 3.0 Technical Data ### MC68HCL05J1A #### A.3 DC Electrical Characteristics The data in 10.7 5.0-Volt DC Electrical Characteristics and 10.8 3.3-Volt DC Electrical Characteristics applies to the MC68HCL05J1A with the exceptions shown in Table A-1, Table A-2, Table A-3, and Table A-4. Table A-1. Low-Power Output Voltage ( $V_{DD} = 1.8-2.4 \text{ Vdc}$ ) | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------|-----------------|----------------------|-----|------------|------| | Output high voltage PA7–PA0, PB5–PB0 (I <sub>Load</sub> = -0.1 mA) | V <sub>OH</sub> | V <sub>DD</sub> -0.3 | | _ | V | | Output low voltage PA3-PA0 (I <sub>Load</sub> = 0.2 mA) PA7-PA4 (I <sub>Load</sub> = 2.0 mA) | V <sub>OL</sub> | T. T. | | 0.3<br>0.3 | V | Table A-2. Low-Power Output Voltage (V<sub>DD</sub> = 2.5–3.6 Vdc) | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------|-----------------|----------------------|-----|------------|------| | Output high voltage PA7–PA0, PB5–PB0 (I <sub>Load</sub> = -0.2 mA) | V <sub>OH</sub> | V <sub>DD</sub> -0.3 | | _ | V | | Output low voltage PA3-PA0 (I <sub>Load</sub> = 0.4 mA) PA7-PA4 (I <sub>Load</sub> = 5.0 mA) | V <sub>OL</sub> | | | 0.3<br>0.3 | V | MC68HCL05J1A **Table A-3. Low-Power Supply Current** | Characteristic | Symbol | Min | Тур <sup>(1)</sup> | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|--------------------------|---------------------------|--------------------------| | Supply current ( $V_{DD}$ = 4.5–5.5 Vdc, $f_{op}$ = 2.1 MHz) $Run^{(2)}$ $Wait^{(3)}$ $Stop^{(4)}$ $25^{\circ}C$ | I <sub>DD</sub> | _<br>_<br>_ | 3.0<br>1.6<br>0.2 | 4.0<br>2.5 | mA<br>mA<br>μA | | 0°C to 70°C (standard) | | _ | 2.0 | 20 | μΑ | | Supply current ( $V_{DD}$ = 2.5–3.6 Vdc, $f_{op}$ = 1.0 MHz) Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> 25°C 0°C to 70°C (standard) | I <sub>DD</sub> | | 1.0<br>0.5<br>0.1<br>1.0 | 2.0<br>1.0<br>5.0<br>10.0 | mA<br>mA<br>μA<br>μA | | Supply current ( $V_{DD}$ = 2.5–3.6 Vdc, $f_{op}$ = 500 kHz) Run <sup>(2)</sup> Wait <sup>(3)</sup> Stop <sup>(4)</sup> 25°C 0°C to 70°C (standard) | , dob | n.en | 0.5<br>250<br>0.1<br>1.0 | 1.0<br>500<br>5.0<br>10.0 | mA<br>μA<br>μA<br>μA | | Supply current ( $V_{DD}$ = 1.8–2.4 Vdc, $f_{op}$ = 500 kHz)<br>Run <sup>(2)</sup><br>Wait <sup>(3)</sup><br>Stop <sup>(4)</sup> | I <sub>DD</sub> | | 300<br>150<br>0.1 | 700<br>400 | μ <b>Α</b><br>μ <b>Α</b> | | 25°C<br>0°C to 70°C (standard) | | _ | 1.0 | 5 | μA<br>μA | <sup>1.</sup> Typical values reflect average measurements at midpoint of voltage range at 25°C. <sup>2.</sup> Run (operating) $I_{DD}$ measured using external square wave clock source with all inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. $C_L = 20$ pF on OSC2. <sup>3.</sup> WAIT I<sub>DD</sub> measured using external square wave clock source with all inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. $C_L$ = 20 pF on OSC2. All ports configured as inputs. $V_{IL}$ = 0.2 V, $V_{IH}$ = $V_{DD}$ -0.2 V. OSC2 capacitance linearly affects WAIT I<sub>DD</sub>. <sup>4.</sup> Stop $I_{DD}$ measured with OSC1 = $V_{DD}$ . All ports configured as inputs. $V_{IL}$ = 0.2 V, $V_{IH}$ = $V_{DD}$ –0.2 V. ### MC68HCL05J1A Table A-4. Low-Power Pulldown Current | Characteristic | Symbol | Min | Тур <sup>(1)</sup> | Max | Unit | |----------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------------------|-----|------| | Pulldown current (V <sub>DD</sub> = 4.5–5.5 Vdc, f <sub>op</sub> = 2.1 MHz)<br>PA7–PA0, PB5–PB0 (pulldown device on) | I <sub>IL</sub> | 50 | 100 | 200 | μА | | Pulldown current (V <sub>DD</sub> = 2.5–3.6 Vdc, f <sub>op</sub> = 1.0 MHz)<br>PA7–PA0, PB5–PB0 (pulldown device on) | I <sub>IL</sub> | 8 | 30 | 100 | μΑ | | Pulldown current (V <sub>DD</sub> = 2.5–3.6 Vdc, f <sub>op</sub> = 500 kHz)<br>PA7–PA0, PB5–PB0 (pulldown device on) | I <sub>IL</sub> | 3 | 10 | 50 | μΑ | | Pulldown current (V <sub>DD</sub> = 1.8–2.4 Vdc, f <sub>op</sub> = 500 kHz)<br>PA7–PA0, PB5–PB0 (pulldown device on) | I <sub>IL</sub> | 3 | 10 | 50 | μА | <sup>1.</sup> Typical values reflect average measurements at midpoint of voltage range at 25°C. Figure A-1. Maximum Run Mode $I_{\text{DD}}$ versus Frequency MC68HCL05J1A **MOTOROLA** Figure A-2. Maximum Wait Mode IDD versus Frequency # A.4 MC Ordering Information Table A-5 gives order numbers for the available package types. **Table A-5. MC Order Numbers** | Package Type | Temperature<br>Range | Order<br>Number | |------------------------------------------------|----------------------|-----------------| | 20-pin dual in-line package (DIP) | 0°C to 70°C | MC68HCL05J1AP | | 20-pin small outline integrated circuit (SOIC) | 0°C to 70°C | MC68HCL05J1ADW | ### MC68HCL05J1A ### Technical Data — MC68HC05J1A # Appendix B. MC68HSC05J1A #### **B.1 Contents** | B.2 | Introduction | .123 | |-----|-------------------------------|------| | B.3 | DC Electrical Characteristics | .124 | | | Control Timing | | | B.5 | MC Ordering Information | .126 | | | 3. 34 | | #### **B.2 Introduction** This appendix introduces the MC68HSC05J1A, a high-speed version of the MC68HC05J1A. All of the information in this document applies to the MC68HSC05J1A with the exceptions given in this appendix. MC68HC05J1A — Rev. 3.0 Technical Data ### MC68HSC05J1A #### **B.3 DC Electrical Characteristics** The data in 10.7 5.0-Volt DC Electrical Characteristics and 10.8 3.3-Volt DC Electrical Characteristics applies to the MC68HSC05J1A with the exceptions given in Table B-1. Table B-1. High-Speed Supply Current | Characteristic | Symbol | Min | Typ <sup>(1)</sup> | Max | Unit | |--------------------------------------------------------------------------------|-----------------|------|--------------------|------------|------| | Supply current ( $V_{DD} = 4.5-5.5 \text{ Vdc}$ , $f_{OP} = 4.0 \text{ MHz}$ ) | | | | | | | Run <sup>(2)</sup> | | _ | 4.5 | 6.0 | mA | | Wait <sup>(3)</sup> | laa | _ | 2.5 | 3.25 | mA | | Stop <sup>(4)</sup> | I <sub>DD</sub> | | | | | | 25°C | | 4 | 0.2 | 10 | μΑ | | −40°C to +85°C | 44 | 4 14 | 2.0 | 20 | μΑ | | Supply current (V <sub>DD</sub> = 3.0–3.6 Vdc, f <sub>OP</sub> = 2.1 MHz | 2 13 | CI | | | | | Run | 3 | - | 2.0 | 4.0 | mΑ | | Wait | l <sub>DD</sub> | _ | 1.0 | 2.0 | mA | | Stop | CDD | | 0.4 | <b>5</b> 0 | | | 25°C | | _ | 0.1<br>1.0 | 5.0<br>10 | μΑ | | −40°C to +85°C | | | 1.0 | 10 | μΑ | - 1. Typical values reflect average measurements at midpoint of voltage range at 25°C. - 2. Run (operating) IDD measured using external square wave clock source with all inputs 0.2 V from rail. No dc loads. Less - than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. 3. Wait I<sub>DD</sub> measured using external square wave clock source with all inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> -0.2 V. OSC2 capacitance linearly affects wait $I_{DD}$ . 4. Stop $I_{DD}$ measured with OSC1 = $V_{DD}$ . All ports configured as inputs. $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} - 0.2 \text{ V}$ . MC68HSC05J1A ### **B.4 Control Timing** The data in 10.9 5.0-Volt Control Timing and 10.10 3.3-Volt Control Timing applies to the MC68HSC05J1A with the exceptions given in Table B-2 and Table B-3. Table B-2. High-Speed Control Timing ( $V_{DD}$ = 5.0 V $\pm$ 10%) | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------|-------------------|------| | Oscillator frequency Crystal oscillator <sup>(1)</sup> Ceramic resonator External clock | f <sub>osc</sub> | _<br>_<br>_ | 8.0<br>8.0<br>8.0 | MHz | | Internal operating frequency (f <sub>OSC</sub> ÷ 2) Crystal oscillator <sup>(1)</sup> Ceramic resonator External clock | f <sub>op</sub> | - CIT | 4.0<br>4.0<br>4.0 | MHz | | Cycle time (1 ÷ f <sub>OP</sub> ) | t <sub>cyc</sub> | 250 | _ | ns | | IRQ pulse width low (edge-triggered) | t <sub>ILIL</sub> | 63 | _ | ns | | PA3-PA0 interrupt pulse width (edge-triggered) | t <sub>IHIL</sub> | 63 | _ | ns | | OSC1 pulse width | t <sub>OH</sub> or t <sub>OL</sub> | 45 | _ | ns | <sup>1.</sup> Use only AT-cut crystals. Table B-3. High-Speed Control Timing ( $V_{DD}$ = 3.3 V $\pm$ 10%) | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------|-------------------|------| | Oscillator frequency Crystal oscillator <sup>(1)</sup> Ceramic resonator External clock | f <sub>osc</sub> | _<br>_<br>_ | 4.2<br>4.2<br>4.2 | MHz | | Internal operating frequency (f <sub>OSC</sub> ÷ 2) Crystal oscillator <sup>(1)</sup> Ceramic resonator External clock | f <sub>op</sub> | _<br>_<br>_ | 2.1<br>2.1<br>2.1 | MHz | | Cycle time (1 ÷ f <sub>OP</sub> ) | t <sub>cyc</sub> | 480 | | ns | | IRQ pulse width low (edge-triggered) | t <sub>ILIL</sub> | 125 | _ | ns | | PA3-PA0 interrupt pulse width (edge-triggered) | t <sub>IHIL</sub> | 125 | _ | ns | | OSC1 pulse width | t <sub>OH</sub> or t <sub>OL</sub> | 90 | _ | ns | <sup>1.</sup> Use only AT-cut crystals. MC68HC05J1A — Rev. 3.0 **Technical Data** ### MC68HSC05J1A ### **B.5 MC Ordering Information** Table B-4 gives order numbers for the available package types. Table B-4. MC Order Numbers | Package Type | Temperature<br>Range | Order<br>Number | |------------------------------------------------|----------------------|-----------------| | 20-pin dual in-line package (DIP) | 0°C to 70°C | MC68HSC05J1AP | | 20-pin small outline integrated circuit (SOIC) | 0°C to 70°C | MC68HSC05J1ADW | **MOTOROLA** #### HOW TO REACH US: #### **USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447 #### ΙΔΡΔΝ Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569 #### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 #### **TECHNICAL INFORMATION CENTER:** 1-800-521-6274 HOME PAGE: http://www.motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2002 MC68HC05J1A/D