**Order this document by MC68HC05P18A/D**



**Technical Data**

Motorola reserves the right to make changes without further notice to any products herein to imaging the service of any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

### **Technical Data — MC68HC05P18A**

# **List of Sections**



**List of Sections**



#### **Technical Data — MC68HC05P18A**

# **Table of Contents**

#### **Section 1. General Description**



#### **Section 2. Memory Map**



# **Table of Contents**

### **Section 3. Central Processor Unit (CPU)**



### **Section 4. Interrupts**



#### **Section 5. Resets**



Table of Contents

### **Section 6. Operating Modes**



### **Section 7. Input/Output (I/O) Ports**



### **Section 8. 16-Bit Timer**



#### **Table of Contents**

#### **Section 9. Serial Input/Output Ports (SIOP)**



# **Section 10. EEPROM**



# **Section 11. Analog-to-Digital (A/D) Converter**



Table of Contents



### **Section 12. Instruction Set**



### **Section 13. Electrical Specifications**



#### **Table of Contents**



### **Section 14. Mechanical Specifications**



### **Section 15. Ordering Information**



### **Technical Data — MC68HC05P18A**

# **List of Figures**



# **List of Figures**

#### Figure **Title Page**

€



### **Technical Data — MC68HC05P18A**

# **List of Tables**



### **List of Tables**



#### **Technical Data — MC68HC05P18A**

# **Section 1. General Description**

#### **1.1 Contents**



#### **General Description**

#### **1.2 Introduction**

The Motorola MC68HC05P18A is a low-cost microcontroller with:

- 4-channel, 8-bit analog-to-digital (A/D) converter
- 16-bit timer with output compare and input capture
- Serial communications port (SIOP)
- Computer operating properly (COP) watchdog timer

The HC05 central processor unit (CPU) core contains:

- 192 bytes of random-access memory (RAM)
- 8064 bytes of user read-only memory (ROM)
- 128 bytes of electrically erasable programmable read-only memory (EEPROM)
- 21 input/output (I/O) pins (20 bidirectional, 1 input-only)

This device is available in:

- 28-pin plastic dual in-line package (PDIP)
- 28 pin small-outline integrated circuit package (SOIC)

A functional block diagram of the MC68HC05P18A is shown in **Figure 1-1**.

![](_page_16_Figure_0.jpeg)

General Description Introduction

![](_page_16_Figure_3.jpeg)

**NOTE:** A line over a signal name indicates an active low signal. For example, RESET is active high and RESET is active low.

#### **General Description**

#### **1.3 Features**

Features of the MC68HC05P18A include:

- Low-cost, HC05 core running at 2-MHz bus speed, or the 4-MHz high-speed option
- 28-pin DIP or SOIC package
- On-chip crystal/ceramic resonator
- 8064 bytes of user ROM including:
	- 48 bytes of page zero ROM
	- 16 bytes of user vectors
- 
- 192 bytes of on-chip RAM<br>128 bytes of EEPROM<br>Low-voltage root (LVC) 128 bytes of EEPROM
- Low-voltage reset (LVR)
- Four-channel, 8-bit A/D converter
- Serial communications port
- COP watchdog timer with active pull down on RESET
- 16-bit timer with output compare and input capture
- Edge- and level-sensitive interrupt or edge-sensitive only (mask option)
- 20 bidirectional I/O lines and 1 input-only line
- Individually mask selectable pullups/interrupts on port A pins
- High current sink and source on two I/O pins, PC0 and PC1
- Power-saving stop mode and wait mode instructions and stop conversion to halt mode (mask option)
- Mask option for clock output pin

General Description Mask Options

#### **1.4 Mask Options**

The MC68HC05P18A has eight mask options:

- 1.  $\overline{IRQ}$  is edge- and level-sensitive or edge-sensitive only.
- 2. SIOP MSB (most-significant bit) first or LSB (least-significant bit) first
- 3. SIOP clock rate set to OSC divided by 2, 4, 8, 16, 32, 64, 128, or 256
- 4. COP watchdog timer enabled or disabled
- 5. Stop instruction enabled or converted to halt mode
- 6. Option to enable clock output pin to replace PD5
- 7. Option to individually enable pullups/interrupts on each of the eight port A pins
- 8. LVR enabled or disabled

#### **1.5 Functional Pin Description**

This subsection describes the functionality of each pin on the MC68HC05P18A package.

**NOTE:** For pins connected to subsystems described in other sections, a reference to the section is given instead of a detailed functional description.

The pinout is shown in **Figure 1-2**.

#### **General Description**

![](_page_19_Figure_2.jpeg)

#### 1.5.1 Power Supply (V<sub>DD</sub> and V<sub>SS</sub>)

Power is supplied to the MCU through  $V_{DD}$  and  $V_{SS}$ .  $V_{DD}$  is connected to a regulated  $+5$ -volt supply and  $V_{SS}$  is connected to ground.

Very fast signal transitions occur on the MCU pins. The short rise and fall times place very high short-duration current demands on the power supply. To prevent noise problems, take special care to provide good power supply bypassing at the MCU. Use bypass capacitors with good high-frequency characteristics and position them as close to the MCU as possible. Bypassing requirements vary, depending on how heavily the MCU pins are loaded.

#### **1.5.2 Oscillator Pins (OSC1 and OSC2)**

The OSC1 and OSC2 pins are the control connections for the on-chip oscillator. The OSC1 and OSC2 pins can accept:

- 1. A crystal or ceramic resonator, as shown in **Figure 1-3 (a)**
- 2. An external clock signal, as shown in **Figure 1-3 (b)**

General Description Functional Pin Description

The frequency,  $f_{\rm OSC}$ , of the oscillator or external clock source is divided by two to produce the internal PH2 bus clock operating frequency,  $f_{\text{OP}}$ . The oscillator cannot be turned off by software if the stop-to-halt conversion is enabled via mask option.

![](_page_20_Figure_3.jpeg)

1.5.2.1 Crystal

The circuit in **Figure 1-3 (a)** shows a typical oscillator circuit for an AT-cut, parallel resonant crystal.

**NOTE:** The crystal manufacturer's recommendations should be followed, as the crystal parameters determine the external component values required to provide maximum stability and reliable startup.

> The load capacitance values used in the oscillator circuit design should include all stray capacitances. Mount the crystal and components as close as possible to the pins for startup stabilization and to minimize output distortion.

#### **General Description**

#### 1.5.2.2 Ceramic Resonator

In cost-sensitive applications, a ceramic resonator can be used in place of the crystal. The circuit in **Figure 1-3 (a)** can be used for a ceramic resonator.

**NOTE:** The crystal manufacturer's recommendations should be followed, as the crystal parameters determine the external component values required to provide maximum stability and reliable startup.

> The load capacitance values used in the oscillator circuit design should include all stray capacitances. Mount the resonator and components as close as possible to the pins for startup stabilization and to minimize output distortion.

#### 1.5.2.3 External Clock

An external clock from another CMOS-compatible device can be connected to the OSC1 input, with the OSC2 input not connected, as shown in **Figure 1-3 (b)**.

#### **1.5.3 Reset (RESET)**

Driving this input low resets the MCU to a known startup state. As an output pin, the RESET pin indicates that an internal MCU reset has occurred. The **RESET** pin contains an internal Schmitt trigger to improve its noise immunity. Refer to **Section 5. Resets**.

#### **1.5.4 Port A (PA0–PA7)**

Port A is comprised of eight I/O pins (PA0–PA7). The state of any pin is software programmable and all port A lines are configured as inputs during power-on or reset. Eight mask options can be chosen to enable pullups and interrupts (active low) on port A pins (see **1.4 Mask Options**). Refer to **Section 7. Input/Output (I/O) Ports** and **Section 4. Interrupts**.

General Description Functional Pin Description

#### **1.5.5 Port B (PB5/SDO, PB6/SDI, and PB7/SCK)**

Port B is comprised of three I/O pins which are shared with the SIOP communications subsystem. The state of any pin is software programmable and all port B lines are configured as inputs during power-on or reset. Refer to **Section 7. Input/Output (I/O) Ports** and **Section 9. Serial Input/Output Ports (SIOP)**.

#### 1.5.6 Port C (PC0–PC2, PC3/AD3, PC4/AD2, PC5/AD1, PC6/AD0, and PC7/V<sub>RFFH</sub>)

Port C is comprised of eight I/O pins which are shared with the A/D converter subsystem. The state of any pin is software programmable and all port C lines are configured as inputs during power-on or reset. Port pins PC0 and PC1 are capable of sourcing and sinking high currents. Refer to **Section 7. Input/Output (I/O) Ports**.

#### **1.5.7 Port D (PD5/CKOUT and PD7/TCAP)**

Port D is comprised of two I/O pins and one of them is shared with the 16-bit timer subsystem. The state of PD5/CKOUT is software programmable and is configured as an input during power-on or reset. PD7 is always an input; it may be read at any time, regardless of the mode of operation the 16-bit timer may be in. Refer to **Section 7. Input/Output (I/O) Ports** and **Section 8. 16-Bit Timer**.

**NOTE:** A mask option turns the PD5/CKOUT pin into a clock output which is a buffered OSC2 signal with a CMOS output driver. The clock output or the port D function must be chosen with the mask option and is not alterable in software.

#### **1.5.8 Timer Output Compare (TCMP)**

TCMP is the output from the 16-bit timer's output compare function. It is low after reset. Refer to **Section 8. 16-Bit Timer**.

#### **General Description**

#### **1.5.9 Maskable Interrupt Request (IRQ)**

This input pin drives the asynchronous interrupt function of the MCU. The MCU completes the current instruction being executed before it responds to the  $\overline{IRQ}$  interrupt request. When  $\overline{IRQ}$  is driven low, the event is latched internally to signify an interrupt has been requested. When the MCU completes its current instruction, the interrupt latch is tested. If the interrupt latch is set, and the interrupt mask bit (I bit) in the condition code register (CCR) is clear, the MCU begins the interrupt sequence.

Depending on the mask option selected, the  $\overline{IRQ}$  pin triggers this interrupt on either a negative going edge at the  $\overline{IRQ}$  pin and/or while the  $\overline{IRQ}$  pin is held in the low state. In either case, the  $\overline{IRQ}$  pin must be held low for at least one  $t_{II}$ <sub>IH</sub> time period.

If the edge- and level-sensitive mask option is selected, the  $\overline{IRQ}$  input requires an external resistor connected to  $V_{DD}$  for a wired-OR operation. If the  $\overline{IRQ}$  pin is not used, it must be tied to the  $V_{DD}$  supply. The  $\overline{IRQ}$  pin contains an internal Schmitt trigger as part of its input circuitry to improve noise immunity. Refer to **Section 4. Interrupts**.

#### **1.5.10 CPU Core**

The MC68HC05P18A uses a standard M68HC05 series CPU core. A description of the instruction set is in **Section 12. Instruction Set**.

#### **Technical Data — MC68HC05P18A**

# **Section 2. Memory Map**

#### **2.1 Contents**

![](_page_24_Picture_172.jpeg)

#### **2.2 Introduction**

The MC68HC05P18A utilizes 14 address lines to access an internal memory space covering 16 Kbytes. This memory space is divided into:

- Input/output (I/O)
- Random-access memory (RAM)
- Electrically erasable programmable read-only memory (EEPROM)

 $\mathcal{L}$ 

• Read-only memory (ROM)

#### **Memory Map**

#### **2.3 User Mode Memory Map**

When the MC68HC05P18A is in user mode, these are active:

- 32 bytes of I/O
- 192 bytes of RAM
- 128 bytes of EEPROM
- 8000 bytes of user ROM
- 48 bytes of user page zero ROM
- 16 bytes of user vector ROM

See **Figure 2-1**.

### **2.4 I/O and Control Registers**

**Figure 2-2** and **Figure 2-3** briefly describe the I/O and control registers at locations \$0000–\$001F.

**NOTE:** Reading unimplemented bits returns unknown states, and writing unimplemented bits is ignored.

Memory Map I/O and Control Registers

![](_page_26_Figure_2.jpeg)

**Figure 2-1. MC68HC05P18A User Mode Memory Map**

### **Memory Map**

![](_page_27_Picture_283.jpeg)

**Figure 2-2. MC68HC05P18A I/O and Control Registers Memory Map**

Memory Map I/O and Control Registers

![](_page_28_Picture_354.jpeg)

**Figure 2-3. I/O and Control Registers (Sheet 1 of 4)**

### **Memory Map**

![](_page_29_Figure_2.jpeg)

**Figure 2-3. I/O and Control Registers (Sheet 2 of 4)**

Memory Map I/O and Control Registers

| Addr.  | <b>Register Name</b>                                           |                 | Bit 7               | 6                 | 5                 | 4           | 3               | $\mathbf{2}$      | 1            | Bit 0             |
|--------|----------------------------------------------------------------|-----------------|---------------------|-------------------|-------------------|-------------|-----------------|-------------------|--------------|-------------------|
| \$0015 | Input Capture Register<br>(ICRL)<br>See page 70.               | Read:           | ICRL7               | ICRL6             | ICRL5             | ICRL4       | ICRL3           | ICRL2             | ICRL1        | ICRL0             |
|        |                                                                | Write:          |                     |                   |                   |             |                 |                   |              |                   |
|        |                                                                | Reset:          | Unaffected by reset |                   |                   |             |                 |                   |              |                   |
| \$0016 | <b>Output Compare Register</b><br>(OCRH)<br>See page 68.       | Read:<br>Write: | OCRH7               | OCRH <sub>6</sub> | OCRH5             | OCRH4       | OCRH3           | OCRH <sub>2</sub> | OCRH1        | OCRH <sub>0</sub> |
|        |                                                                | Reset:          | Unaffected by reset |                   |                   |             |                 |                   |              |                   |
| \$0017 | <b>Output Compare Register</b><br>(OCRL)<br>See page 68.       | Read:<br>Write: | OCRL7               | OCRL6             | OCRL5             | OCRL4       | OCRL3           | OCRL2             | OCRL1        | <b>OCRL0</b>      |
|        |                                                                | Reset:          | Unaffected by reset |                   |                   |             |                 |                   |              |                   |
| \$0018 | <b>Timer Counter Register</b><br>(TMRH)<br>See page 66.        | Read:<br>Write: | TMRH7               | TMRH <sub>6</sub> | TMRH <sub>5</sub> | TMRH4       | TMRH3           | TMRH <sub>2</sub> | TMRH1        | TMRH <sub>0</sub> |
|        |                                                                | Reset:          | $\mathbf{1}$        | $\mathbf{1}$      | 恏                 |             | 1               | $\mathbf{1}$      | $\mathbf{1}$ | $\mathbf{1}$      |
| \$0019 | <b>Timer Counter Register</b><br>(TMRL)<br>See page 66.        | Read:<br>Write: | TMRL7               | <b>TMRL6</b>      | <b>TMRL5</b>      | TMRL4       | TMRL3           | TMRL2             | TMRL1        | <b>TMRL0</b>      |
|        |                                                                | Reset:          | $\overline{1}$      | 1                 | $\mathbf{1}$      | 1           | 1               | $\mathbf{1}$      | $\mathbf{1}$ | $\mathbf{1}$      |
| \$001A | <b>Alternate Counter Register</b><br>(ACRH)<br>See page 66.    | Read:           | ACRH7               | ACRH6             | ACRH5             | ACRH4       | ACRH3           | ACRH <sub>2</sub> | ACRH1        | ACRH0             |
|        |                                                                | Write:          |                     |                   |                   |             |                 |                   |              |                   |
|        |                                                                | Reset:          | 1                   | $\mathbf{1}$      | $\mathbf{1}$      | 1           | $\mathbf{1}$    | $\mathbf{1}$      | $\mathbf{1}$ | $\mathbf{1}$      |
| \$001B | Alternate Counter Register<br>(ACRL)<br>See page 66.           | Read:           | ACRL7               | ACRL6             | ACRL5             | ACRL4       | ACRL3           | ACRL2             | ACRL1        | ACRL0             |
|        |                                                                | Write:          |                     |                   |                   |             |                 |                   |              |                   |
|        |                                                                | Reset:          | $\mathbf{1}$        | $\mathbf{1}$      | $\mathbf{1}$      | 1           | $\mathbf{1}$    | $\mathbf{1}$      | $\mathbf{1}$ | 1                 |
| \$001C | <b>EEPROM Programming</b><br>Register (EEPROG)<br>See page 86. | Read:           | 0                   | <b>CPEN</b>       | 0                 | ER1         | ER <sub>0</sub> | LATCH             | EERC         | <b>EEPGM</b>      |
|        |                                                                | Write:          |                     |                   |                   |             |                 |                   |              |                   |
|        |                                                                | Reset:          | $\pmb{0}$           | $\pmb{0}$         | $\pmb{0}$         | $\mathbf 0$ | $\pmb{0}$       | $\pmb{0}$         | $\pmb{0}$    | $\pmb{0}$         |
| \$001D | A/D Conversion Value Data<br>Register (ADC)                    | Read:           | AD7                 | AD <sub>6</sub>   | AD <sub>5</sub>   | AD4         | AD <sub>3</sub> | AD <sub>2</sub>   | AD1          | AD <sub>0</sub>   |
|        |                                                                | Write:          |                     |                   |                   |             |                 |                   |              |                   |
|        | See page 96.                                                   | Reset:          | Unaffected by reset |                   |                   |             |                 |                   |              |                   |
|        |                                                                |                 | = Unimplemented     |                   |                   | R           | = Reserved      | $U =$ Unaffected  |              |                   |

**Figure 2-3. I/O and Control Registers (Sheet 3 of 4)**

MC68HC05P18A Technical Data

### **Memory Map**

![](_page_31_Figure_2.jpeg)

**Figure 2-3. I/O and Control Registers (Sheet 4 of 4)**

#### **2.5 RAM**

The user RAM consists of 192 bytes (including the stack) at locations \$0050–\$010F. The stack begins at address \$00FF. The stack pointer can access 64 bytes of RAM from \$00FF to \$00C0.

#### **NOTE:** Using the stack area for data storage or temporary work locations requires care to prevent it from being overwritten due to stacking from an interrupt or subroutine call.

#### **2.6 ROM**

There are 8064 bytes of user ROM available, consisting of:

- 8000 bytes at locations \$1FC0–\$3EFF
- 48 bytes in page zero locations \$0020–\$004F
- 16 additional bytes for user vectors at locations \$3FF0–\$3FFF
- **NOTE:** Address space \$3F00–\$3FEF is reserved for test code. Unlike other M68HC05 devices, the MC68HC05P18A does not contain self-check code.

# **Section 3. Central Processor Unit (CPU)**

#### **3.1 Contents**

![](_page_32_Picture_151.jpeg)

### **3.2 Introduction**

This section describes the central processor unit (CPU) registers.

#### **Central Processor Unit (CPU)**

#### **3.3 CPU Registers**

**Figure 3-1** shows the five CPU registers. CPU registers are not part of the memory map.

![](_page_33_Figure_4.jpeg)

**Figure 3-1. Programming Model**

Central Processor Unit (CPU) CPU Registers

#### **3.3.1 Accumulator**

The accumulator (A) is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and results of arithmetic and nonarithmetic operations.

![](_page_34_Figure_4.jpeg)

**Figure 3-2. Accumulator (A)**

#### **3.3.2 Index Register**

In the indexed addressing modes, the CPU uses the byte in the index register (X) to determine the conditional address of the operand.

to the fact of

The 8-bit index register can also serve as a temporary data storage location.

|        | Bit 7 |  |                     | u |  | Bit 0 |
|--------|-------|--|---------------------|---|--|-------|
| Read:  |       |  |                     |   |  |       |
| Write: |       |  |                     |   |  |       |
| Reset: |       |  | Unaffected by reset |   |  |       |

**Figure 3-3. Index Register (X)**

#### **3.3.3 Stack Pointer**

The stack pointer (SP) is a 16-bit register that contains the address of the next location on the stack. During a reset or after the reset stack pointer (RSP) instruction, the stack pointer is preset to \$00FF. The address in the stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

#### **Central Processor Unit (CPU)**

The 10 most significant bits of the stack pointer are permanently fixed at 000000011, so the stack pointer produces addresses from \$00C0 to \$00FF. If subroutines and interrupts use more than 64 stack locations, the stack pointer wraps around to address \$00FF and begins writing over the previously stored data. A subroutine uses two stack locations. An interrupt uses five locations.

![](_page_35_Figure_3.jpeg)

#### **3.3.4 Program Counter**

The program counter (PC) is a 16-bit register that contains the address of the next instruction or operand to be fetched. The two most significant bits of the program counter are ignored internally and appear as 00.

Normally, the address in the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.

![](_page_35_Figure_7.jpeg)

**Figure 3-5. Program Counter (PC)**
Central Processor Unit (CPU) CPU Registers

#### **3.3.5 Condition Code Register**

The condition code register (CCR) is an 8-bit register whose three most significant bits are permanently fixed at 111. The condition code register contains the interrupt mask and four flags that indicate the results of the instruction just executed. The following paragraphs describe the functions of the condition code register.



Half-Carry Flag

The CPU sets the half-carry flag when a carry occurs between bits 3 and 4 of the accumulator during an ADD or ADC operation. The halfcarry flag is required for binary coded decimal (BCD) arithmetic operations.

#### Interrupt Mask

Setting the interrupt mask disables interrupts. If an interrupt request occurs while the interrupt mask is logic 0, the CPU saves the CPU registers on the stack, sets the interrupt mask, and then fetches the interrupt vector. If an interrupt request occurs while the interrupt mask is set, the interrupt request is latched. Normally, the CPU processes the latched interrupt as soon as the interrupt mask is cleared again.

A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack, restoring the interrupt mask to its cleared state. After any reset, the interrupt mask is set and can be cleared only by a software instruction.

Negative Flag

The CPU sets the negative flag when an arithmetic operation, logical operation, or data manipulation produces a negative result.

## **Central Processor Unit (CPU)**

### Zero Flag

The CPU sets the zero flag when an arithmetic operation, logical operation, or data manipulation produces a result of \$00.

### Carry/Borrow Flag

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some logical operations and data manipulation instructions also clear or set the carry/borrow flag.

## **3.4 Arithmetic/Logic Unit**

The arithmetic/logic unit (ALU) performs the arithmetic and logical operations defined by the instruction set.

The binary arithmetic circuits decode instructions and set up the ALU for the selected operation. Most binary arithmetic is based on the addition algorithm, carrying out subtraction as negative addition. Multiplication is not performed as a discrete operation but as a chain of addition and shift operations within the ALU. The multiply instruction (MUL) requires 11 internal clock cycles to complete this chain of operations.

### **Technical Data — MC68HC05P18A**

# **Section 4. Interrupts**

### **4.1 Contents**



## **4.2 Introduction**

The MCU can be interrupted six different ways:

- 1. Non-maskable software interrupt instruction (SWI)
- 2. External asynchronous interrupt  $(\overline{IRQ})$
- 3. Input capture interrupt (TIMER)
- 4. Output compare interrupt (TIMER)
- 5. Timer overflow interrupt (TIMER)
- 6. Port A interrupt, if selected as a mask option

### **Interrupts**

### **4.3 CPU Interrupt Processing**

Interrupts cause the processor to save the register contents on the stack and to set the interrupt mask (I bit) to prevent additional interrupts. Unlike reset, hardware interrupts do not cause the current instruction execution to be halted, but are considered pending until the current instruction is completed.

When the current instruction is completed, the processor checks all pending hardware interrupts. If interrupts are not masked (I bit in the condition code register is clear), and the corresponding interrupt enable bit is set, the processor proceeds with interrupt processing. Otherwise, the next instruction is fetched and executed. The SWI is executed the same as any other instruction, regardless of the I-bit state.

When an interrupt is to be processed, the CPU puts the register contents on the stack, sets the I bit in the CCR, and fetches the address of the corresponding interrupt service routine from the vector table at locations \$3FF0–\$3FFF. If more than one interrupt is pending when the interrupt vector is fetched, the interrupt with the highest vector location, shown in **Table 4-1**, is serviced first.





A return-from-interrupt (RTI) instruction is used to signify when the interrupt software service routine is completed. The RTI instruction

Interrupts CPU Interrupt Processing

causes the CPU state to be recovered from the stack and normal processing to resume at the next instruction that was to be executed when the interrupt took place. **Figure 4-1** shows the sequence of events that occur during interrupt processing.





Fr  $\boldsymbol{\Phi}$  $\bf \Phi$  $\boldsymbol{\eta}$  $\mathbf 0$ ale  $\boldsymbol{g}$  $\mathbf 0$ mic o n d u  $\overline{\mathbf{C}}$ t o r, I  $\blacksquare$ .<br>ق

### **Interrupts**

### **4.4 Interrupt Types**

The interrupts fall into these three categories which are discussed here:

- Reset interrupt sequence
- Software interrupt (SWI)
- Hardware interrupts

#### **4.4.1 Reset Interrupt Sequence**

The reset function is not in the strictest sense an interrupt; however, it is acted upon in a similar manner as shown in **Figure 4-1**. A low-level input on the RESET pin or internally generated RST signal causes:

- The program to vector to its starting address, which is specified by the contents of memory locations \$3FFE and \$3FFF
- The I bit in the condition code register (CCR) to be set
- The MCU to be configured to a known state as described in **Section 5. Resets**.

### **4.4.2 Software Interrupt (SWI)**

The SWI is an executable instruction. It is also a non-maskable interrupt since it is executed regardless of the state of the I bit in the CCR. As with any instruction, interrupts pending during the previous instruction are serviced before the SWI opcode is fetched. The interrupt service routine address for the SWI instruction is specified by the contents of memory locations \$3FFC and \$3FFD.

**Interrupts** Interrupt Types

#### **4.4.3 Hardware Interrupts**

All hardware interrupts are maskable by the I bit in the CCR. If the I bit is set, all hardware interrupts (internal and external) are disabled. Clearing the I bit enables the hardware interrupts.

The four hardware interrupts are explained here:

- External interrupt  $(\overline{\text{IRQ}})$
- Input capture interrupt
- Output compare interrupt
- Timer overflow interrupt

### 4.4.3.1 External Interrupt (IRQ)

新老爷 The  $\overline{IRQ}$  pin drives an asynchronous interrupt to the CPU. An edge detector flip-flop is latched on the falling edge of IRQ. If either the output from the internal edge detector flip-flop or the level on the  $\overline{\text{IRQ}}$  pin is low, a request is synchronized to the CPU to generate the IRQ interrupt. If the edge-sensitive only mask option is selected, the output of the internal edge detector flip-flop is sampled and the input level on the  $\overline{IRQ}$  pin is ignored. If port A interrupts are selected as a mask option, a port A interrupt uses the same vector. The interrupt service routine address is specified by the contents of memory locations \$3FFA and \$3FFB.

**NOTE:** The internal interrupt latch is cleared 9 PH2 clock cycles after the interrupt is recognized (after location \$3FFA is read). Therefore, another external interrupt pulse could be latched during the IRQ service routine.

> When the edge- and level-sensitive mask option is selected, the voltage applied to the  $\overline{IRQ}$  pin must return to the high state before the returnfrom-interrupt (RTI) instruction in the interrupt service routine is executed.

### 4.4.3.2 Input Capture Interrupt

The input capture interrupt is generated by the 16-bit timer as described in **Section 8. 16-Bit Timer**. The input capture interrupt flag is located in

d u  $\overline{\mathbf{C}}$ t o

r, I

 $\blacksquare$ 

.<br>ق

### **Interrupts**

the timer status register (TSR) and its corresponding enable bit can be found in the timer control register (TCR).

The I bit in the CCR must be clear in order for the input capture interrupt to be enabled. The interrupt service routine address is specified by the contents of memory locations \$3FF8 and \$3FF9.

### 4.4.3.3 Output Compare Interrupt

The output compare interrupt is generated by the 16-bit timer as described in **Section 8. 16-Bit Timer.** The output compare interrupt flag is located in register TSR and its corresponding enable bit can be found in register TCR.

The I bit in the CCR must be clear in order for the output compare interrupt to be enabled. The interrupt service routine address is specified by the contents of memory locations \$3FF8 and \$3FF9.

### 4.4.3.4 Timer Overflow Interrupt

The timer overflow interrupt is generated by the 16-bit timer as described in **Section 8. 16-Bit Timer**. The timer overflow interrupt flag is located in register TSR and its corresponding enable bit can be found in register TCR.

The I bit in the CCR must be clear in order for the timer overflow interrupt to be enabled. This internal interrupt will vector to the interrupt service routine located at the address specified by the contents of memory locations \$3FF8 and \$3FF9.

### **Technical Data — MC68HC05P18A**

# **Section 5. Resets**

### **5.1 Contents**



## **5.2 Introduction**

The MCU can be reset from four sources:

• One external input

• Three internal reset conditions

The RESET pin is an input with a Schmitt trigger as shown in **Figure 5-1**. The CPU and all peripheral modules are reset by the internal reset signal (RST), which is the logical OR of internal reset functions and is clocked by PH2.



## **5.3 External Reset (RESET)**

The RESET input is the only external reset and is connected to an internal Schmitt trigger. The external reset occurs whenever the RESET input is driven below the lower threshold and remains in reset until the RESET pin rises above the upper threshold. The upper and lower thresholds are given in **Section 13. Electrical Specifications**.

## **5.4 Internal Resets**

The three internally generated resets are:

- Initial power-on reset (POR)
- Computer operating properly (COP) watchdog timer
- Low-voltage reset (LVR)

Resets Internal Resets

#### **5.4.1 Power-On Reset (POR)**

The internal POR is generated at power-up to allow the clock oscillator to stabilize. The POR is strictly for power turn-on conditions and should not be used to detect a drop in the power supply voltage. There is a 4064 PH2 clock cycle oscillator stabilization delay after the oscillator becomes active.

The POR generates the RST signal and resets the MCU. At the same time, the POR pulls the RESET pin low allowing external devices to be reset with the MCU. If any other reset function is active at the end of this 4064 PH2 clock cycle delay, the RST signal remains active until the other reset condition(s) end.

**River** 

#### **5.4.2 Computer Operating Properly (COP) Reset**

When the COP watchdog timer is enabled by mask option, the internal COP reset is generated automatically by a timeout of the COP watchdog timer. This timer is implemented with an 18-stage ripple counter that provides a timeout period of 65.5 ms when a 4-MHz oscillator is used. The COP watchdog counter is cleared by writing a logical 0 to bit 0 at location \$3FF0.

The COP register is shared with the most-significant bit (MSB) of an unimplemented user interrupt vector, as shown in **Figure 5-2**. Reading this location returns the MSB of the unimplemented user interrupt vector. Writing to this location clears the COP watchdog timer.



#### **Resets**

### **5.4.3 Low-Voltage Reset (LVR)**

The internal LVR reset is generated when the supply voltage to the  $V_{DD}$ pin falls below a nominal 3.80 Vdc. The LVR threshold is not intended to be an accurate and stable trip point, but is intended to assure that the CPU is held in reset when the  $V_{DD}$  supply voltage is below reasonable operating limits. If the LVR is tripped for a short time, the LVR reset signal will last at least two cycles of the CPU bus clock, PH2. A mask option is provided to disable the LVR.

The LVR generates the RST signal, which resets the CPU and other peripherals. If any other reset function is active at the end of the LVR reset signal, the RST signal remains in the reset condition until the other reset de la Simon

### **Technical Data — MC68HC05P18A**

# **Section 6. Operating Modes**

### **6.1 Contents**



### **6.2 Introduction**

The MC68HC05P18A has one user mode of operation and several lowpower modes which are described in this section.

### **Operating Modes**

### **6.3 User Mode**

The user mode allows the MCU to function as a self-contained microcontroller, with maximum use of the pins for on-chip peripheral functions. All address and data activity occurs within the MCU and is not available externally. User mode is entered on the rising edge of RESET if the  $\overline{IRQ}$  pin is within the normal operating voltage range.

In the user mode, there is:

- An 8-bit input/output (I/O) port
- A second 8-bit I/O port shared with the analog-to-digital (A/D) subsystem
- One 3-bit I/O port shared with the serial input/output port (SIOP)
- One 2-bit I/O port shared with the 16-bit timer subsystem

### **6.4 Low-Power Modes**

The MC68HC05P18A is capable of running in a low-power mode in each of its configurations. The WAIT and STOP instructions provide three modes that reduce the power required for the MCU by stopping various internal clocks and/or the on-chip oscillator. The STOP and WAIT instructions are not normally used if the computer operating properly (COP) watchdog timer is enabled. The stop conversion mask option is used to modify the behavior of the STOP instruction from stop mode to halt mode. The flow of the stop, halt, and wait modes is shown in **Figure 6-1**.

 Freescale Semiconductor, Inc.

Operating Modes Low-Power Modes



**Figure 6-1. Stop, Halt, and Wait Modes Flowchart**

### **Operating Modes**

### **6.4.1 STOP Instruction**

The STOP instruction can result in one of two modes of operation, depending on the mask option.

- 1. If the stop conversion to halt mask option is not chosen, the STOP instruction behaves like a normal STOP instruction in the M68HC05 Family and places the MCU in stop mode.
- 2. If the stop conversion to halt mask option is chosen, the STOP instruction behaves like a WAIT instruction (with the exception of a brief delay at startup) and places the MCU in halt mode.

### 6.4.1.1 Stop Mode

Execution of the STOP instruction without conversion to halt places the MCU in its lowest power consumption mode. In stop mode, the internal oscillator is turned off, halting all internal processing, including the COP watchdog timer. The RC oscillator that feeds the electrically erasable programmable read-only memory (EEPROM) and the A/D converter is also stopped. Execution of the STOP instruction automatically clears the I bit in the condition code register so that the IRQ external interrupt is enabled. All other registers and memory remain unaltered. All input/output lines remain unchanged.

The MCU can be brought out of the stop mode only by:

- An IRQ external interrupt
- Port A external interrupt, if selected as a mask option
- An externally generated reset

When exiting stop mode, the internal oscillator resumes after a 4064 PH2 clock cycle oscillator stabilization delay.

**NOTE:** Execution of the STOP instruction without conversion to halt (via mask option) causes the oscillator to stop, and therefore disable the COP watchdog timer. If the COP watchdog timer is to be used, stop mode should be changed to halt mode by selecting the appropriate mask option.

Operating Modes Low-Power Modes

#### 6.4.1.2 Halt Mode

Execution of the STOP instruction with the conversion to halt places the MCU in this low-power mode. Halt mode consumes the same amount of power as wait mode.

#### **NOTE:** Both halt and wait modes consume more power than stop mode.

In halt mode the PH2 clock is halted, suspending all processor and internal bus activity. Internal timer clocks remain active, permitting interrupts to be generated from the 16-bit timer or a reset to be generated from the COP watchdog timer. Execution of the STOP instruction automatically clears the I bit in the condition code register, enabling the  $\overline{IRQ}$  external interrupt. All other registers, memory, and input/output lines remain in their previous states.

If the 16-bit timer interrupt is enabled, it causes the processor to exit halt mode and resume normal operation. Halt mode also can be exited when an IRQ external interrupt or external RESET occurs. When exiting halt mode, the PH2 clock resumes after a delay of one to 4064 PH2 clock cycles. This varied delay time is the result of the halt mode exit circuitry testing the oscillator stabilization delay timer (a feature of stop mode) which has been free-running (a feature of wait mode).

**NOTE:** Halt mode is not intended for normal use. This feature is provided to keep the COP watchdog timer active in the event a STOP instruction is inadvertently executed.

#### **6.4.2 WAIT Instruction**

The WAIT instruction places the MCU in a low-power mode, which consumes more power than stop mode. In wait mode, the PH2 clock is halted, suspending all processor and internal bus activity. Internal timer clocks remain active, permitting interrupts to be generated from the 16 bit timer and reset to be generated from the COP watchdog timer. Execution of the WAIT instruction automatically clears the I bit in the condition code register, enabling the IRQ external interrupt. All other registers, memory, and input/output lines remain in their previous state.

### **Operating Modes**

If the 16-bit timer interrupt is enabled, it causes the processor to exit wait mode and resume normal operation. The 16-bit timer may be used to generate a periodic exit from wait mode. Wait mode may also be exited when an  $\overline{\text{IRQ}}$  or  $\overline{\text{RESET}}$  occurs.

**NOTE:** If port A interrupts are selected as a mask option, the processor also will exit wait mode.

## **6.5 COP Watchdog Timer Considerations**

The COP watchdog timer is active in the user mode of operation when selected by mask option. Executing the STOP instruction without conversion to halt via mask option causes the COP to be disabled. Therefore, it is recommended that the STOP instruction be modified to produce halt mode via mask option if the COP watchdog timer is enabled.

Furthermore, it is recommended that the COP watchdog timer be disabled for applications that use the halt or wait mode for time periods that exceed the COP timeout period.

COP watchdog timer interactions are summarized in **Table 6-1**.





# **Section 7. Input/Output (I/O) Ports**

### **7.1 Contents**



## **7.2 Introduction**

In user mode, 20 bidirectional input/output (I/O) lines are arranged as:

- Two 8-bit I/O ports, port A and port C
- One 3-bit I/O port, port B
- One 1-bit I/O port, port D

These ports are programmable as either inputs or outputs under software control of the data direction registers (DDRs). There is also an input-only pin associated with port D.

## **Input/Output (I/O) Ports**

## **7.3 Port A**

Port A is an 8-bit bidirectional port which can share its pins with the IRQ interrupt system, as shown in **Figure 7-1**. Each port A pin is controlled by the corresponding bits in a data direction register and a data register. The port a data register is located at address \$0000. The port A data direction register (DDRA) is located at address \$0004. Reset clears the DDRA thereby initializing port A as an input port. The port A data register is unaffected by reset.



**Figure 7-1. Port A I/O Circuitry**

Input/Output (I/O) Ports Port B

### **7.4 Port B**

Port B is a 3-bit bidirectional port that can share pins PB5–PB7 with the serial input/output port (SIOP) communications subsystem. The port B data register is located at address \$0001 and its data direction register (DDR) is located at address \$0005. Reset does not affect the data registers, but clears the DDRs, thereby setting all of the port pins to input mode. Writing a 1 to a DDR bit sets the corresponding port pin to output mode (see **Figure 7-2**).

Port B may be used for general I/O applications when the SIOP subsystem is disabled. The SPE bit in register SIOP control register (SPCR) is used to enable/disable the SIOP subsystem. When the SIOP subsystem is enabled, port B registers are still accessible to software. Writing to either of the port B registers while a data transfer is under way could corrupt the data. See **Section 9. Serial Input/Output Ports (SIOP)** for a discussion of the SIOP subsystem.





## **Input/Output (I/O) Ports**

## **7.5 Port C**

Port C is an 8-bit bidirectional port that can share pins PC3–PC7 with the analog-to-digital (A/D) converter subsystem. The port C data register is located at address \$0002 and its data direction register (DDR) is located at address \$0006. Reset does not affect the data registers, but clears the DDRs, thereby setting all of the port pins to input mode. Writing a 1 to a DDR bit sets the corresponding port pin to output mode (see **Figure 7-3**). Two port C pins, PC0 and PC1, can source and sink a higher current than a typical I/O pin. See **Section 13. Electrical Specifications** regarding current specifications.

Port C may be used for general I/O applications when the A/D subsystem is disabled. The ADON bit in the A/D status and control register (ADSC) is used to enable/disable the A/D subsystem.

**CAUTION:** Care must be exercised when using pins PC0–PC2 while the A/D subsystem is enabled. Accidental changes to bits that affect pins PC3–PC7 in the data or DDR registers will produce unpredictable results in the A/D subsystem.

See **Section 11. Analog-to-Digital (A/D) Converter**.



DATA BUS

**Figure 7-3. Port C I/O Circuitry**

Input/Output (I/O) Ports Port D

### **7.6 Port D**

Port D is a 2-bit port with:

- One bidirectional pin, PD5/CKOUT
- One input-only pin, PD7

Pin PD7 is shared with the 16-bit timer. There is a mask option to have PD5 replaced with the clock output. The port D data register is located at address \$0003 and its data direction register (DDR) is located at address \$0007. Reset does not affect the data registers, but clears the DDRs, thereby setting PD5/CKOUT to input mode. Writing a 1 to DDR bit 5 sets PD5/CKOUT to output mode (see **Figure 7-4**).

Port D may be used for general I/O applications regardless of the state of the 16-bit timer. Since PD7 is an input-only line, its state can be read from the port D data register at any time.



INTERNAL HC05 DATA BUS



### **Input/Output (I/O) Ports**

## **7.7 I/O Port Programming**

Each pin on ports A through port D, with the exception of pin 7 of port D, may be programmed as an input or an output under software control as shown in **Table 7-1**, **Table 7-2**, **Table 7-3**, and **Table 7-4**.

The direction of a pin is determined by the state of its corresponding bit in the associated port data direction register (DDR). A pin is configured as an output if its corresponding DDR bit is set to a logic 1. A pin is configured as an input if its corresponding DDR bit is cleared to a logic 0.

| <b>DDRA</b> | I/O Pin Mode | <b>Access</b><br>to DDRA @ \$0004 | <b>Access</b><br>to Data Register @ \$0000 |          |
|-------------|--------------|-----------------------------------|--------------------------------------------|----------|
|             |              | Read/Write                        | Read                                       | Write    |
|             | $In, Hi-Z$   | DDRA0-DDRA7                       | $I/O$ pin                                  | See note |
|             | Out.         | DDRA0-DDRA7                       | PA0-PA7                                    | PA0-PA7  |

**Table 7-1. Port A I/O Pin Functions**

Note: Does not affect input, but stored to data register



### **Table 7-2. Port B I/O Pin Functions**

Note: Does not affect input, but stored to data register

#### **Table 7-3. Port C I/O Pin Functions**



Note: Does not affect input, but stored to data register

Input/Output (I/O) Ports I/O Port Programming



#### **Table 7-4. Port D I/O Pin Functions**

Note: Does not affect input, but stored to data register PD7 is input only.

**NOTE:** To avoid generating a glitch on an I/O port pin, data should be written to the I/O port data register before writing a logical 1 to the corresponding



## **Input/Output (I/O) Ports**



### **Technical Data — MC68HC05P18A**

# **Section 8. 16-Bit Timer**

### **8.1 Contents**



### **8.2 Introduction**

The MC68HC05P18A MCU contains a single 16-bit programmable timer with an input capture function and an output compare function. The 16 bit timer is driven by the output of a fixed divide-by-four prescaler operating from the PH2 clock. The 16-bit timer may be used for many applications, including input waveform measurement while simultaneously generating an output waveform. Pulse widths can vary from microseconds to seconds depending on the oscillator frequency selected. The 16-bit timer is also capable of generating periodic interrupts. See **Figure 8-1**.

## **16-Bit Timer**



 Freescale Semiconductor, Inc.

**Figure 8-1. 16-Bit Timer Block Diagram**

Technical Data MC68HC05P18A

16-Bit Timer For More Information On This Product, Go to: www.freescale.com

 *NON-DISCLOSURE AGREEMENT REQUIRED* Fr  $\boldsymbol{\Phi}$  $\bf \Phi$  $\boldsymbol{\eta}$  $\mathbf 0$ ale  $\boldsymbol{g}$  $\mathbf 0$ mic o n d u  $\overline{\mathbf{C}}$ t o r, I  $\blacksquare$ .<br>ق

16-Bit Timer Timer

Because the timer has a 16-bit architecture, each function is represented by two registers. Each register pair contains the high and low byte of that function. Generally, accessing the low byte of a specific timer function allows full control of that function; however, an access of the high byte inhibits that specific timer function until the low byte is also accessed.

**NOTE:** The I bit in the condition code register (CCR) should be set while manipulating both the high and low byte registers of a specific timer function. This prevents interrupts from occurring between the time that the high and low bytes are accessed.

## **8.3 Timer**

The key element of the programmable timer is a 16-bit free-running counter, or timer registers, preceded by a prescaler, which divides the PH2 clock by four. The prescaler gives the timer a resolution of 2.0 ms when a 4-MHz crystal is used. The counter is incremented to increasing values during the low portion of the PH2 clock cycle.

The double byte free-running counter can be read from either of two locations:

- The timer registers, TMRH and TMRL
- The alternate counter registers, ACRH and ACRL

Both locations will contain identical values. A read sequence containing only a read of the least-significant bit (LSB) of the counter (TMRL/ACRL) returns the count value at the time of the read. If a read of the counter accesses the most-significant bit (MSB) first (TMRH/ACRH), it causes the LSB (TMRL/ACRL) to be transferred to a buffer. This buffer value remains fixed after the first MSB byte read even if the MSB is read several times. The buffer is accessed when reading the counter LSB (TMRL/ACRL), and thus completes a read sequence of the total counter value. When reading either the timer or alternate counter registers, if the MSB is read, the LSB must also be read to complete the read sequence. See **Figure 8-2** and **Figure 8-3**.

.<br>ق

## **16-Bit Timer**



### **Figure 8-3. Alternate Counter Registers (ACRH/ACRL)**

The timer registers and alternate counter registers can be read at any time without affecting their values. However, the alternate counter registers differ from the timer registers in one respect: A read of the timer register MSB can clear the timer overflow flag (TOF). Therefore, the alternate counter registers can be read at any time without the possibility

16-Bit Timer Timer

of missing timer overflow interrupts due to clearing of the TOF. See **Figure 8-4**.

The free-running counter is initialized to \$FFFC during reset and is a read-only register. During power-on reset (POR), the counter is initialized to \$FFFC and begins counting after the oscillator startup delay. Since the counter is 16 bits preceded by a fixed divide-by-four prescaler, the value in the counter repeats every 262,144 PH2 clock cycles (524,288 oscillator cycles). When the free-running counter rolls over from \$FFFF to \$0000, the timer overflow flag bit (TOF) in the timer status register (TSR) is set. An interrupt can also be enabled when counter rollover occurs by setting the timer overflow interrupt enable bit (TOIE) in the timer control register (TCR). See **Figure 8-5**.



Note: The TOF bit is set at timer state T11 (transition of counter from \$FFFF to \$0000). It is cleared by reading the timer status register (TSR) during the high portion of the PH2 clock followed by reading the LSB of the counter register pair (TCRL).

**Figure 8-4. State Timing Diagram for Timer Overflow**



Note: The counter and control registers are the only 16-bit timer registers affected by reset.

### **Figure 8-5. State Timing Diagram for Timer Reset**

## **16-Bit Timer**

### **8.4 Output Compare**

The output compare function may be used to generate an output waveform and/or as an elapsed time indicator. All of the bits in the output compare register pair, OCRH/OCRL, are readable and writable and are not altered by the 16-bit timer's control logic. Reset does not affect the contents of these registers. If the output compare function is not utilized, its registers may be used for data storage. See **Figure 8-6**.



The contents of the output compare registers are compared with the contents of the free-running counter once every four PH2 clock cycles. If a match is found, the output compare flag bit (OCF) is set and the output level bit (OLVL) is clocked to the output latch. The values in the output compare registers and output level bit should be changed after each successful comparison to control an output waveform or to establish a new elapsed timeout. An interrupt can also accompany a successful output compare if the output compare interrupt enable bit (OCIE) is set.

After a CPU write cycle to the MSB of the output compare register pair (OCRH), the output compare function is inhibited until the LSB (OCRL) is written. Both bytes must be written if the MSB is written. A write made only to the LSB will not inhibit the compare function. The free-running

16-Bit Timer Output Compare

counter increments every four PH2 clock cycles. The minimum time required to update the output compare registers is a function of software rather than hardware.

The output compare output level bit (OLVL) will be clocked to its output latch regardless of the state of the output compare flag bit (OCF). A valid output compare must occur before the OLVL bit is clocked to its output latch (TCMP).

Since neither the output compare flag (OCF) nor the output compare registers are affected by reset, care must be exercised when initializing the output compare function. This procedure is recommended:

- 1. Block interrupts by setting the I bit in the condition code register (CCR).
- 2. Write the MSB of the output compare register pair (OCRH) to inhibit further compares until the LSB is written.
- 3. Read the timer status register (TSR) to arm the output compare flag (OCF).
- 4. Write the LSB of the output compare register pair (OCRL) to enable the output compare function and to clear its flag and interrupt.
- 5. Unblock interrupts by clearing the I bit in the CCR.

This procedure prevents the output compare flag bit (OCF) from being set between the time it is read and the time the output compare registers are updated. A software example is shown in **Figure 8-7**.

| 9Β        |    | SEI        |              | <b>BLOCK INTERRUPTS</b>       |
|-----------|----|------------|--------------|-------------------------------|
|           |    |            |              |                               |
|           |    | ٠          |              |                               |
| B6        | xх | LDA        | <b>DATAH</b> | HI BYTE FOR COMPARE           |
| <b>BE</b> | XX | LDX        | <b>DATAL</b> | LOW BYTE FOR COMPARE          |
| B7        | 16 | <b>STA</b> | <b>OCRH</b>  | INHIBIT OUTPUT COMPARE        |
| B6        | 13 | LDA        | <b>TSR</b>   | ARM OCF BIT TO CLEAR          |
| BF        | 17 | STX.       | OCRL         | <b>READY FOR NEXT COMPARE</b> |
|           |    |            |              |                               |

**Figure 8-7. Output Compare Software Initialization Example**

## **16-Bit Timer**

### **8.5 Input Capture**

Two 8-bit read-only registers (ICRH and ICRL) make up the 16-bit input capture. They are used to latch the value of the free-running counter after a defined transition is sensed by the input capture edge detector.

### **NOTE:** The input capture edge detector contains a Schmitt trigger to improve noise immunity.

The edge that triggers the counter transfer is defined by the input edge bit (IEDG) in TCR. Reset does not affect the contents of the input capture registers. See **Figure 8-8**.



**Figure 8-8. Input Capture Registers (ICRH/ICRL)**

The result obtained by an input capture will be one more than the value of the free-running counter on the rising edge of the PH2 clock preceding the external transition (see **Figure 8-9**). This delay is required for internal synchronization. Resolution is affected by the prescaler, allowing the free-running counter to increment once every four PH2 clock cycles.

The contents of the free-running counter are transferred to the input capture registers on each proper signal transition regardless of the state of the input capture flag bit (ICF) in register TSR. The input capture registers always contain the free-running counter value which corresponds to the most recent input capture.

16-Bit Timer Input Capture

After a read of the MSB of the input capture register pair (ICRH), counter transfers are inhibited until the LSB of the register pair (ICRL) is also read. This characteristic forces the minimum pulse period attainable to be determined by the time required to execute an input capture software routine in an application.

Reading the LSB of the input capture register pair (ICRL) does not inhibit transfer of the free-running counter. Again, minimum pulse periods are ones which allow software to read the LSB of the register pair (ICRL) and perform needed operations. There is no conflict between reading the LSB (ICRL) and the free-running counter transfer since they occur on opposite edges of the PH2 clock.



Note: If the input edge occurs in the shaded area from one T10 timer state to the other T10 timer state, the input capture flag is set during the next T11 timer state.

#### **Figure 8-9. State Timing Diagram for Input Capture**

## **16-Bit Timer**

### **8.6 Timer Control Register**

The timer control (TCR) shown in **Figure 8-10** and free-running counter (TMRH, TMRL, ACRH, ACRL) registers are the only registers of the 16 bit timer affected by reset. The output compare port (TCMP) is forced low after reset and remains low until OLVL is set and a valid output compare occurs.



ICIE — Input Capture Interrupt Enable Bit

Bit 7, when set, enables input capture interrupts to the CPU. The interrupt will occur at the same time bit 7 (ICF) in the TSR register is set.

### OCIE — Output Comapre Interrupt Enable Bit

Bit 6, when set, enables output compare interrupts to the CPU. The interrupt will occur at the same time bit 6 (OCF) in the TSR register is set.

### TOIE — Timer Overflow Interrupt Enable Bit

Bit 5, when set, enables timer overflow (rollover) interrupts to the CPU. The interrupt will occur at the same time bit 5 (TOF) in the TSR register is set.

### IEDG — Input Capture Edge Select Bit

Bit 1 selects which edge of the input capture signal will trigger a transfer of the contents of the free-running counter registers to the input capture registers. Clearing this bit will select the falling edge, setting it selects the rising edge.
16-Bit Timer Timer Status Register

OLVL — Output Compare Output Level Select Bit

Bit 0 selects the output level (high or low) that is clocked into the output compare output latch at the next successful output compare.

#### **8.7 Timer Status Register**

Reading the timer status register (TSR) satisfies the first condition required to clear status flags and interrupts (see **Figure 8-11**). The only remaining step is to read (or write) the register associated with the active status flag (and/or interrupt). This method does not present any problems for input capture or output compare functions.

However, a problem can occur when using a timer interrupt function and reading the free-running counter at random times to, for example, measure an elapsed time. If the proper precautions are not designed into the application software, a timer interrupt flag (TOF) could unintentionally be cleared if:

- 1. The TSR is read when bit 5 (TOF) is set.
- 2. The LSB of the free-running counter is read, but not for the purpose of servicing the flag or interrupt.

The alternate counter registers (ACRH and ACRL) contain the same values as the timer registers (TMRH and TMRL). Registers ACRH and ACRL can be read at any time without affecting the timer overflow flag (TOF) or interrupt.



**Figure 8-11. Timer Status Register (TSR)**

### **16-Bit Timer**

#### ICF — Input Capture Flag

Bit 7 is set when the edge specified by IEDG in register TCR has been sensed by the input capture edge detector fed by pin TCAP. This flag, and the input capture interrupt, can be cleared by reading register TSR followed by reading the LSB of the input capture register pair (ICRL).

#### OCF — Output Compare Bit

Bit 6 is set when the contents of the output compare registers match the contents of the free-running counter. This flag, and the output compare interrupt, can be cleared by reading register TSR followed by writing the LSB of the output compare register pair (OCRL).

#### TOF — Timer Overflow Flag

Bit 5 is set by a rollover of the free-running counter from \$FFFF to \$0000. This flag, and the timer overflow interrupt, can be cleared by reading register TSR followed by reading the LSB of the timer register pair (TMRL).

## **8.8 Timer Operation during Wait Mode and Halt Mode**

During wait mode and halt mode the 16-bit timer continues to operate normally and may generate an interrupt to trigger the MCU out of the wait mode and halt mode.

## **8.9 Timer Operating during Stop Mode**

When the MCU enters the stop mode, the free-running counter stops counting. (The PH2 clock is stopped.) It remains at that particular count value until the stop mode is exited by applying a low signal to the  $\overline{IRQ}$ pin, at which time the counter resumes from its stopped value as if nothing had happened. If stop mode is exited via an external RESET (logic low applied to the RESET pin), the counter is forced to \$FFFC.

If a valid input capture edge occurs at the TCAP pin during stop mode, the input capture detect circuitry is armed. This action does not set any flags or wake up the MCU, but when the MCU does wake up there will

16-Bit Timer Timer Operating during Stop Mode

be an active input capture flag (and data) from the first valid edge. If the stop mode is exited by an external RESET, no input capture flag or data will be present even if a valid input capture edge was detected during stop mode.



## **16-Bit Timer**



# **Section 9. Serial Input/Output Ports (SIOP)**

### **9.1 Contents**



### **9.2 Introduction**

The simple synchronous serial input/output (I/O) port (SIOP) subsystem is designed to provide efficient serial communications between peripheral devices or other MCUs. The SIOP is implemented as a 3-wire master/slave system with:

- Serial clock (SCK)
- Serial data input (SDI)
- Serial data output (SDO)

A block diagram of the SIOP is shown in **Figure 9-1**.

The SIOP subsystem shares its input/output pins with port B. When the SIOP is enabled, SPE bit set in the SIOP control register (SCR), port B data direction register (DDR), and data register are modified by the SIOP. Although port B DDR and data registers can be altered by

## **Serial Input/Output Ports (SIOP)**

application software, these actions could affect the transmitted or received data.



## **9.3 SIOP Signal Format**

The SIOP subsystem is software configurable for master or slave operation. There are no external mode selection inputs available (for example, slave select pin).

## **9.3.1 Serial Clock (SCK)**

The state of the SCK output normally remains a logic 1 during idle periods between data transfers. The first falling edge of SCK signals the beginning of a data transfer. At this time the first bit of received data is accepted at the SDI pin and the first bit of transmitted data is presented at the SDO pin (see **Figure 9-2**). Data is captured at the SDI pin on the rising edge of SCK, and the first bit of transmitted data is presented at the SDO pin. The transfer is terminated upon the eighth rising edge of SCK.

Serial Input/Output Ports (SIOP) SIOP Signal Format



**Figure 9-2. SIOP Timing Diagram**

The master and slave modes of operation differ only by the sourcing of SCK. In master mode, SCK is driven from an internal source within the MCU. In slave mode, SCK is driven from a source external to the MCU. The SCK frequency is mask option selectable. Available rates are OSC divided by 2, 4, 8, or 16.

#### **NOTE:** OSC divided by 2 is four times faster than the standard rate available on the 68HC05P6.

Refer to **1.4 Mask Options** for a description of available mask options.

### **9.3.2 Serial Data Input (SDI)**

The SDI pin becomes an input as soon as the SIOP subsystem is enabled. New data is presented to the SDI pin on the falling edge of SCK. Valid data must be present at least 100 ns before the rising edge of SCK and remain valid for 100 ns after the rising edge of SCK. See **Figure 9-2**.

### **9.3.3 Serial Data Output (SDO)**

The SDO pin becomes an output as soon as the SIOP subsystem is enabled. Prior to enabling the SIOP, PB5 can be initialized to determine the beginning state. While the SIOP is enabled, PB5 cannot be used as a standard output since that pin is connected to the last stage of the SIOP serial shift register. A mask option is included to allow the data to

```
MC68HC05P18A Technical Data
```
### **Serial Input/Output Ports (SIOP)**

be transmitted in either most-significant bit (MSB) first format or the least-significant bit (LSB) format.

On the first falling edge of SCK, the first data bit will be shifted out to the SDO pin. The remaining data bits will be shifted out to the SDI pin on subsequent falling edges of SCK. The SDO pin will present valid data at least 100 ns before the rising edge of the SCK and remain valid for 100 ns after the rising edge of SCK. See **Figure 9-2**.

## **9.4 SIOP Registers**

The SIOP is programmed and controlled by these registers:

- SIOP control register (SCR) located at address \$000A
- SIOP status register (SSR) located at address \$000B
- SIOP data register (SDR) located at address \$000C

### **9.4.1 SIOP Control Register**

This register is located at address \$000A and contains two bits. **Figure 9-3** shows the position of each bit in the register and indicates the value of each bit after reset.

Address: \$000A



Serial Input/Output Ports (SIOP) SIOP Registers

#### SPE — Serial Peripheral Enable Bit

When set, the SPE bit enables the SIOP subsystem such that SDO/PB5 is the serial data output, SDI/PB6 is the serial data input, and SCK/PB7 is a serial clock input in the slave mode or a serial clock output in the master mode. The port B DDR and data registers can be manipulated as usual (except for PB5); however, these actions could affect the transmitted or received data.

The SPE bit is readable and writable at any time. Clearing the SPE bit while a transmission is in progress will:

- 1. Abort the transmission
- 2. Reset the serial bit counter
- 3. Convert the port B/SIOP port to a general-purpose I/O port

Reset clears the SPE bit.

MSTR — Master Mode Select Bit

When set, the MSTR bit configures the serial I/O port for master mode. A transfer is initiated by writing to the SDR. Also, the SCK pin becomes an output providing a synchronous data clock dependent upon the oscillator frequency. When the device is in slave mode, the SDO and SDI pins do not change function. These pins behave exactly the same in both the master and slave modes.

The MSTR bit is readable and writable at any time regardless of the state of the SPE bit. Clearing the MSTR bit will abort any transfers that may have been in progress. Reset clears the MSTR bit, placing the SIOP subsystem in slave mode.

### **Serial Input/Output Ports (SIOP)**

#### **9.4.2 SIOP Status Register**

This register is located at address \$000B and contains two bits. **Figure 9-4** shows the position of each bit in the register and indicates the value of each bit after reset.



SPIF — Serial Port Interface Flag

SPIF is a read-only status bit that is set on the last rising edge of SCK and indicates that a data transfer has been completed. It has no effect on any future data transfers and can be ignored. The SPIF bit is cleared by reading the SSR followed by a read or write of the SDR. If the SPIF is cleared before the last rising edge of SCK it will be set again on the last rising edge of SCK. Reset clears the SPIF bit.

DCOL — Data Collision Bit

DCOL is a read-only status bit, which indicates that an illegal access of the SDR has occurred. The DCOL bit will be set when reading or writing the SDR after the first falling edge of SCK and before SPIF is set. Reading or writing the SDR during this time will result in invalid data being transmitted or received.

The DCOL bit is cleared by reading the SSR (when the SPIF bit is set) followed by a read or write of the SDR. If the last part of the clearing sequence is done after another transfer has started, the DCOL bit will be set again. Reset clears the DCOL bit.

Serial Input/Output Ports (SIOP) SIOP Registers

#### **9.4.3 SIOP Data Register**

This register is located at address \$000C and serves as both the transmit and receive data register. Writing to this register will initiate a message transmission if the SIOP is in master mode. The SIOP subsystem is not double buffered and any write to this register will destroy the previous contents. The SDR can be read at any time; however, if a transfer is in progress, the results may be ambiguous and the DCOL bit will be set. Writing to the SDR while a transfer is in progress can cause invalid data to be transmitted and/or received. **Figure 9-5** shows the position of each bit in the register. This register is not affected by reset.



**Serial Input/Output Ports (SIOP)**



### **Technical Data — MC68HC05P18A**

# **Section 10. EEPROM**

### **10.1 Contents**



### **10.2 Introduction**

The electrically erasable programmable read-only memory (EEPROM) is located at address \$0140 and consists of 128 bytes. Programming the EEPROM can be done by the user on a single byte basis by manipulating the programming register, located at address \$001C.

### **EEPROM**

### **10.3 EEPROM Programming Register**

The contents and use of the programming register (EEPROG) are discussed here.

Address: \$001C



#### **Figure 10-1. EEPROM Programming Register (EEPROG)**

CPEN — Charge Pump Enable Bit

When set, CPEN enables the charge pump that produces the internal EEPROM programming voltage. This bit should be set concurrently with the LATCH bit. The programming voltage will not be available until EEPGM is set. The charge pump should be disabled when not in use. CPEN is readable and writable and is cleared by reset.

### ER1 and ER0 — Erase Select Bits

ER1 and ER0 form a 2-bit field that is used to select one of three erase modes: byte, block, or bulk. **Table 10-1** shows the modes selected for each bit configuration. These bits are readable and writable and are cleared by reset.





EEPROM EEPROM Programming Register

In byte erase mode, only the selected byte is erased. In block mode, a 32-byte block of EEPROM is erased. The EEPROM memory space is divided into four 32-byte blocks (\$140–\$15F, \$160–\$17F, \$180–\$19F, \$1A0–\$1BF), and doing a block erase to any address within a block erases the entire block. In bulk erase mode, the entire 128-byte EEPROM section is erased.

#### LATCH — EEPROM Programming Latch Bit

When set, LATCH configures the EEPROM address and data bus for programming. When LATCH is set, writes to the EEPROM array cause the data bus and the address bus to be latched. This bit is readable and writable, but reads from the array are inhibited if the LATCH bit is set and a write to the EEPROM space has taken place. When clear, address and data buses are configured for normal operation. Reset clears this bit.

#### EERC — EEPROM RC Oscillator Control Bit

When this bit is set, the EEPROM section uses the internal RC oscillator instead of the CPU clock. The RC oscillator is shared with the analog-to-digital (A/D) converter, so this bit should be set by the user when the internal bus frequency is below 1.5 MHz to guarantee reliable operation of the EEPROM or A/D converter. After setting the EERC bit, delay a time,  $t_{\text{RCON}}$ , to allow the RC oscillator to stabilize. This bit is readable and writable. The EERC bit is cleared by reset. The RC oscillator is disabled while the MCU is in stop mode.

### EEPGM — EEPROM Programming Power Enable Bit

EEPGM must be written to enable (or disable) the EEPGM function. When set, EEPGM turns on the charge pump and enables the programming (or erasing) power to the EEPROM array. When clear, this power is switched off. This enables pulsing of the programming voltage to be controlled internally. This bit can be read at any time, but can only be written to if  $LATCH = 1$ . If  $LATCH$  is not set,  $EFGM$ cannot be set. LATCH and EEPGM cannot both be set with one write if LATCH is cleared. EEPGM is cleared automatically when LATCH is cleared. Reset clears this bit.

### **EEPROM**

### **10.4 Programming/Erasing Procedures**

To program a byte of EEPROM:

- 1. Set  $EELAT = CPEN = 1$ .
- 2. Set  $ER1 = ER0 = 0$ .
- 3. Write data to the desired address.
- 4. Set EEPGM for a time,  $t_{\text{EEPGM}}$ .

Any bit should be erased before it is programmed. However, if write/erase cycling is a concern, a procedure can be followed to minimize the cycling of each bit in each EEPROM byte.

Here is the procedure:

- If  $PB \cdot \overline{EB} = 0$  Program the new data over the existing data without erasing it first.
- If PB  $\overline{EB} \neq 0$  Erase byte before programming.

Where:

PB = Byte data to be programmed EB = Existing EEPROM byte data

To erase a **byte** of EEPROM:

- 1. Set LATCH = 1, CPEN = 1, ER1 = 0, and ER0 = 1.
- 2. Write to the address to be erased.
- 3. Set EEPGM for a time,  $t_{FRVT}$ .

To erase a **block** of EEPROM:

- 1. Set LATCH = 1, CPEN = 1, ER1 = 1, and ER0 = 0.
- 2. Write to any address in the block.
- 3. Set  $EEPGM$  for a time,  $t_{EBLOCK}$ .

EEPROM Programming/Erasing Procedures

For a **bulk** erase:

- 1. Set LATCH = 1, CPEN = 1, ER1 = 1, and ER0 = 1.
- 2. Write to any address in the array.
- 3. Set EEPGM for a time,  $t_{FBIJIK}$ .

To terminate the programming or erase sequence, clear EEPGM, delay for a time,  $t_{FPV}$ , to allow the programming voltage to fall, and then clear LATCH and CPEN to free up the buses. Following each erase or programming sequence, clear all programming control bits.



## **EEPROM**



# **Section 11. Analog-to-Digital (A/D) Converter**

### **11.1 Contents**



### **11.2 Introduction**

The MC68HC05P18A includes a 4-channel, multiplexed input, 8-bit, successive approximation analog-to-digital (A/D) converter. The A/D subsystem shares its inputs with port C pins PC3–PC7.

### **Analog-to-Digital (A/D) Converter**

### **11.3 Analog Section**

The following paragraphs describe the operation and performance of analog modules within the analog subsystem.

#### **11.3.1 Ratiometric Conversion**

The A/D converter is ratiometric, with pin  $V_{RFFH}$  supplying the high reference voltage. Applying an input voltage equal to  $V_{RFFH}$  produces a conversion result of \$FF (full scale). Applying an input voltage equal to  $V_{SS}$  produces a conversion result of \$00. An input voltage greater than  $V_{REFH}$  converts to \$FF with no overflow indication. For ratiometric conversions, V<sub>REFH</sub> should be at the same potential as the supply<br>voltage being used by the analog signal being measured and be<br>referenced to V<sub>SS</sub>.<br>ply Voltage (V<sub>REFH</sub>) voltage being used by the analog signal being measured and be referenced to  $V_{SS}$ .

### **11.3.2 Reference Supply Voltage (VREFH)**

The reference supply for the A/D converter shares pin PC7 with port C. The low reference is tied to the  $V_{SS}$  pin internally.  $V_{REFH}$  can be any voltage between  $V_{SS}$  and  $V_{DD}$ ; however, the accuracy of conversions is tested and guaranteed only for  $V_{RFFH} = V_{DD}$ .

#### **11.3.3 Accuracy and Precision**

The 8-bit conversion result is accurate to within  $\pm$  1 1/2 LSB (least significant bit), including quantization; however, the accuracy of conversions is tested and guaranteed only with external oscillator operation.

### **11.4 Conversion Process**

The A/D reference inputs are applied to a precision digital-to-analog (D/A) converter. Control logic drives the D/A and the analog output is successively compared to the selected analog input that was sampled at

Analog-to-Digital (A/D) Converter Digital Section

the beginning of the conversion cycle. The conversion process is monotonic and has no missing codes.

### **11.5 Digital Section**

The following paragraphs describe the operation and performance of digital modules within the analog subsystem.

### **11.5.1 Conversion Times**

Each input conversion requires 32 PH2 clock cycles, which must be at a

### **11.5.2 Internal versus External Oscillator**

frequency equal to or greater than 1 MHz.<br>External Oscillator<br>If the MCLLD If the MCU PH2 clock frequency is less than 1 MHz (2 MHz external oscillator), the internal RC oscillator (approximately 1.5 MHz) must be used for the A/D converter clock. The internal RC clock is selected by setting the EERC bit in the EEPROM program register (EEPROG).

**NOTE:** The RC oscillator is shared with the EEPROM module. The RC oscillator is disabled while the MCU is in stop mode.

When the internal RC oscillator is being used, these limitations apply:

- 1. Since the internal RC oscillator is running asynchronously with respect to the PH2 clock, the conversion complete (CC) bit in the A/D status and control register (ADSC) must be used to determine when a conversion sequence has been completed.
- 2. Electrical noise slightly degrades the accuracy of the A/D converter. The A/D converter is synchronized to read voltages during the quiet period of the clock driving it. Since the internal and external clocks are not synchronized, the A/D converter occasionally measures an input when the external clock is making a transition.
- 3. If the PH2 clock is 1 MHz or greater (for example, external oscillator 2 MHz or greater), the internal RC oscillator should be turned off and the external oscillator used as the conversion clock.

### **Analog-to-Digital (A/D) Converter**

#### **11.5.3 Multi-Channel Operation**

An input multiplexer allows the A/D converter to select from one of four external analog signals. Port C pins PC3–PC6 are shared with the inputs to the multiplexer.

### **11.6 A/D Status and Control Register**

The A/D status and control register (ADSCR) reports the completion of A/D conversion and provides control over:

- Oscillator selection
- Analog subsystem power
- Input channel selection

#### See **Figure 11-1**.





#### CC — Conversion Complete Bit

This read-only status bit is set when a conversion sequence has completed and data is ready to be read from the ADC register. CC is cleared when a channel is selected for conversion, when data is read from the ADC register, or when the A/D subsystem is turned off. Once a conversion is started, conversions of the selected channel continue every 32 PH2 clock cycles until the ADSC register is written to again. During continuous conversion operation, the ADC register is updated with new data, and the CC bit is set, every 32 PH2 clock cycles. Also, data from the previous conversion is overwritten regardless of the state of the CC bit.

.<br>ق

Analog-to-Digital (A/D) Converter A/D Status and Control Register

#### R — Reserved Bit

This bit is not currently used. It can be read or written, but does not control anything.

#### ADON — A/D Subsystem On Bit

When the  $A/D$  subsystem is turned on  $(ADON = 1)$ , it requires a time  $t_{\text{ADON}}$  to stabilize before accurate conversion results can be attained.

#### CH2–CH0 — Channel Select Bits

CH2, CH1, and CH0 form a 3-bit field that is used to select an input to the A/D converter. Channels 0–3 correspond to port C input pins PC6–PC3. Channels 4–6 are used for reference measurements. In user mode, channel 7 is reserved. If a conversion is attempted with channel 7 selected, the result is \$00. **Table 11-1** lists the inputs selected by bits CH0–CH3.

#### **Table 11-1. A/D Multiplexer Input Channel Assignments**



If the ADON bit is set, and an input from channels 0–4 is selected, the corresponding port C pin's DDR bit is cleared (making that port C pin an input). If the port C data register is read while the A/D is on, and one of the shared input channels is selected using bit CH0–CH2, the corresponding port C pin reads as a logic 0. The remaining port C pins read normally. To digitally read a port C pin, the A/D subsystem must be disabled  $(ADON = 0)$  or input channel 5–7 must be selected.

## **Analog-to-Digital (A/D) Converter**

## **11.7 A/D Conversion Value Data Register**

This register contains the output of the A/D converter. See **Figure 11-2**.



**Figure 11-2. A/D Conversion Value Data Register (ADC)**

## **11.8 A/D Subsystem Operation during Wait Mode and Halt Mode**

The A/D subsystem continues normal operation during wait mode and halt mode. To decrease power consumption during wait or halt, the ADON bit in the ADSC register and the EERC bit in the EEPROG register should be cleared if the A/D subsystem is not being used.

## **11.9 A/D Subsystem Operation during Stop Mode**

When stop mode is enabled, execution of the STOP instruction terminates all A/D subsystem functions. Any pending conversion is aborted. When the oscillator resumes operation upon leaving the stop mode, a finite amount of time passes before the A/D subsystem stabilizes sufficiently to provide conversions at its rated accuracy. The delays built into the MC68HC05P18A when coming out of stop mode are sufficient for this purpose. No explicit delays need to be added to the application software.

## **Technical Data — MC68HC05P18A**

# **Section 12. Instruction Set**

### **12.1 Contents**



### **Instruction Set**

### **12.2 Introduction**

The MCU instruction set has 62 instructions and uses eight addressing modes. The instructions include all those of the M146805 CMOS Family plus one more: the unsigned multiply (MUL) instruction. The MUL instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is stored in the index register, and the low-order product is stored in the accumulator.

### **12.3 Addressing Modes**

The CPU uses eight addressing modes for flexibility in accessing data. The addressing modes provide eight different ways for the CPU to find the data required to execute an instruction.

The eight addressing modes are:

- Inherent
- **Immediate**
- **Direct**
- **Extended**
- Indexed, no offset
- Indexed, 8-bit offset
- Indexed, 16-bit offset
- **Relative**

Instruction Set Addressing Modes

#### **12.3.1 Inherent**

Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no operand address and are one byte long.

#### **12.3.2 Immediate**

Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no operand address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte.

#### **12.3.3 Direct**

Direct instructions can access any of the first 256 memory locations with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address.

#### **12.3.4 Extended**

Extended instructions use three bytes and can access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address.

When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction.

#### **Instruction Set**

#### **12.3.5 Indexed, No Offset**

Indexed instructions with no offset are 1-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the effective address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF.

Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location.

#### **12.3.6 Indexed, 8-Bit Offset**

Indexed, 8-bit offset instructions are 2-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the effective address of the operand. These instructions can access locations \$0000–\$01FE.

Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode.

#### **12.3.7 Indexed,16-Bit Offset**

Indexed, 16-bit offset instructions are 3-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the effective address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset.

Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory.

As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing.

Instruction Set Instruction Types

#### **12.3.8 Relative**

Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the effective branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction.

When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch.

**Algeb** 

### **12.4 Instruction Types**

The MCU instructions fall into five categories:

- Register/memory instructions
- Read-modify-write instructions
- Jump/branch instructions
- **Bit manipulation instructions**
- Control instructions

### **Instruction Set**

#### **12.4.1 Register/Memory Instructions**

These instructions operate on CPU registers and memory locations. Most of them use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory.



#### **Table 12-1. Register/Memory Instructions**

Instruction Set Instruction Types

#### **12.4.2 Read-Modify-Write Instructions**

These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register.

#### **NOTE:** Do not use read-modify-write operations on write-only registers.

| <b>Instruction</b>                  | <b>Mnemonic</b>     |
|-------------------------------------|---------------------|
| Arithmetic shift left (same as LSL) | ASL                 |
| Arithmetic shift right              | ASR                 |
| <b>Bit clear</b>                    | $BCLR^{(1)}$        |
| <b>Bit set</b>                      | BSET <sup>(1)</sup> |
| Clear register                      | CI R                |
| Complement (one's complement)       | COM                 |
| Decrement                           | DEC                 |
| Increment                           | <b>INC</b>          |
| Logical shift left (same as ASL)    | LSL                 |
| Logical shift right                 | LSR                 |
| Negate (two's complement)           | <b>NEG</b>          |
| Rotate left through carry bit       | ROL                 |
| Rotate right through carry bit      | <b>ROR</b>          |
| Test for negative or zero           | TST <sup>(2)</sup>  |
|                                     |                     |

**Table 12-2. Read-Modify-Write Instructions**

1. Unlike other read-modify-write instructions, BCLR and BSET use only direct addressing.

2. TST is an exception to the read-modify-write sequence because it does not write a replacement value.

### **Instruction Set**

#### **12.4.3 Jump/Branch Instructions**

Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump-to-subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed.

The BRCLR and BRSET instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These 3-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the effective branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from –128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register.

Instruction Set Instruction Types



#### **Table 12-3. Jump and Branch Instructions**

### **Instruction Set**

#### **12.4.4 Bit Manipulation Instructions**

The CPU can set or clear any writable bit in the first 256 bytes of memory, which includes I/O registers and on-chip RAM locations. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations.



#### **Table 12-4. Bit Manipulation Instructions**

Instruction Set Instruction Types

#### **12.4.5 Control Instructions**

These instructions act on CPU registers and control CPU operation during program execution.

| <b>Instruction</b>                     | <b>Mnemonic</b> |
|----------------------------------------|-----------------|
| Clear carry bit                        | CLC             |
| Clear interrupt mask                   | CLI             |
| No operation                           | <b>NOP</b>      |
| Reset stack pointer                    | RSP             |
| Return from interrupt                  | RTI             |
| Return from subroutine                 | <b>RTS</b>      |
| Set carry bit                          | <b>SEC</b>      |
| Set interrupt mask                     | SEI             |
| Stop oscillator and enable IRQ pin     | <b>STOP</b>     |
| Software interrupt                     | SWI             |
| Transfer accumulator to index register | TAX             |
| Transfer index register to accumulator | TXA             |
| Stop CPU clock and enable interrupts   | WAIT            |

**Table 12-5. Control Instructions**

## **Instruction Set**

## **12.5 Instruction Set Summary**




Instruction Set Instruction Set Summary



#### **Table 12-6. Instruction Set Summary (Sheet 2 of 6)**

#### **Instruction Set**



#### **Table 12-6. Instruction Set Summary (Sheet 3 of 6)**

Instruction Set Instruction Set Summary



#### **Table 12-6. Instruction Set Summary (Sheet 4 of 6)**

### **Instruction Set**



#### **Table 12-6. Instruction Set Summary (Sheet 5 of 6)**

Instruction Set Instruction Set Summary



#### **Table 12-6. Instruction Set Summary (Sheet 6 of 6)**

F

#### **Instruction Set**

#### **LSB MSB A** 1 IX **0 2**<br>1 SBC<br>1 CPX || 3<br>1 4<br>1 ND<br>1 1 IX **5** 1 IX **6** 1 IX **7** 1 IX **8 9**<br>1 IX **1 B**  $\mathbf c$ **D** 1 IX **E** 1 IX **F** CMP IX 1  $\times$ ო ო ო ო ო ო ო 4ო ო ო  $\leq$ ო  $\leq$  $\scriptstyle\sim$  $\leq$ ഹ  $\leq$ ო 4ORA ADD CMP JMP SUB င္တ<br>တ CPX AND LDA  $_{5}^{\sphericalangle}$ EOR ADC LDX  $\stackrel{\times}{5}$ BIT JSR **Bit Manipulation Branch Read-Modify-Write Control Register/Memory DIR DIR REL DIR INH INH IX1 IX INH INH IMM DIR EXT IX2 IX1 IX 0123456789 ABCDEF**  $\boldsymbol{\underline{\times}}$  $\mathbf{L}$ VISB of Opcode in Hexadecimal MSB of Opcode in Hexadecimal Number of Cycles<br>Opcode Mnemonic<br>Number of Bytes/Addressing Mode Number of Bytes/Addressing Mode STX<br>KY 4 SUB 4CMP<br>IX1 4SBC<br>XY 4444 $-54$ ഹ  $\times$ 4EOR 44 ORA 4ო JMP<br>X1 ဖ  $\overline{\mathsf{x}}$ 4ഥ 2<br>2 2 IX1 2 IX1 CPX<sup>V</sup> 2<br>2 AND<br>K1 2 IX1  $\overline{\mathbf{x}}$ 2 IX1 2<br>2 2<br>2 2 IX1 ADC<br>QX 2<br>2 2<br>2 ADD<br>IX1 2 IX1 2<br>2 2<br>2 Σ 2 IX1 2<br>2 JSR STA LDX ΙΣ BIT ш  $\overline{\times}$  $\overline{\times}$  $\overline{X}$  $\overline{\mathsf{x}}$  $\overline{\mathsf{x}}$  $\overline{X}$  $\overline{\mathbf{x}}$  $\overline{\mathsf{x}}$  $\overline{\times}$  $\overline{\mathsf{x}}$  $\overline{\mathsf{x}}$  $\overline{\mathsf{x}}$  $\overline{\mathsf{x}}$  $\overline{\times}$  $X<sup>2</sup>$  $\overline{\mathsf{x}}$ ഹ 3 IX2 ဖ 3 IX2 ഹ 3 IX2 ഹ 3 IX2 ഹ 3 IX2 ഹ 3 IX2 43 IX2  $\check{ }$ 3 IX2 ഹ 3 IX2 ဖ 3 IX2 **Register/Memory** CMP SUB ORA ADD Opcode Mnemonic  $X<sub>2</sub>$ AND  $\beta$ EOR ADC JMP STX SBC CPX STA JSR LDX  $\Omega$ 듦 Number of Cycles 4 SUB 3 EXT 4 CMP 3 EXT 4 SBC 3 EXT 4 CPX 3 EXT 4 AND 3 EXT 4BIT<br>EXT 3 EXT 4 LDA 3 EXT ه<br>STA 3 EXT 4 EOR 3 EXT 4 ADC 3 EXT 43 EXT 4 ADD 3 EXT ິ<br>ອັ 3 EXT စ<br>၁<u>၁</u> 3 EXT 4 LDX 3 EXT ه<br>STX<br>5 3 EXT ORA EXT  $\mathbf{o}$ BRSETO<sup>V</sup> LDA<br>DIR ິ<br>ອິ 2 DIR ິ<br>ອັ 2 DIR ო<br>მე<br>თ 2 DIR ິ<br>CPX<br>C 2 DIR ።<br>ፈ 2 DIR ო BIT<br>DIR 2 DIR ო 2 DIR 4 STA 2 DIR ິ<br>ອິ 2 DIR ິ<br>ລັດ<br>ລ 2 DIR ິ<br>ວັX 2 DIR ິ<br>ລິ້ວ 2 DIR ~<br>§<br>∑ 2 DIR 5 JSR 2 DIR ິ<br>ອັ 2 DIR 4 STX 2 DIR LSB of Opcode in Hexadecimal **0** BRSET0 3 DIR lg  $\pmb{\mathsf{m}}$ **0**ADD<br>IMM MSB 2 SUB 2 IMM 2 CMP 2 IMM າ<br>ອອດ<br>ອອ 2 IMM ہ<br>CPX 2 IMM 2 AND 2 IMM  $\scriptstyle\sim$ 2 IMM ء<br>ڪ 2 IMM 2 EOR 2 IMM 2 ADC 2 IMM 2 ORA 2 IMM  $\scriptstyle\sim$ 2 IMM 6 BSR 2 REL ہ<br>کا 2 IMM BIT<br>IMM **MM**  $\blacktriangleleft$  $\bullet$  $^{'}$ ၕွ CLI<br>Cli SB of Opcode in Hexadecimal  $\scriptstyle\sim$ TAX<br>INH  $\scriptstyle\sim$  $\sim$  $\sim$  $\sim$  $\sim$ RSP<br>INH ີ<br>ຂຶ 2 TXA t<br>1<br>1 1 INH n<br>I 1<br>1<br>1<br>1 H<br>H<br>T |<br>|-<br>|li<br>I<br>I |<br>|-<br>|-Table 12-7. Opcode Map **Table 12-7. Opcode Map** CLC SEC İΞ ෧ SEI Control WAIT<br>INH თ H<br>三<br>一 ہ<br>75<br>27S エ<br>ニ<br>ー 5  $\frac{1}{5}$   $\frac{1}{2}$ H<br>二<br>一  $\scriptstyle\sim$ H<br>三<br>一  $\scriptstyle\sim$ |<br>|-<br>|-혿 STOP E RTI  $\infty$ ó  $\frac{1}{\times}$  $\overline{5}$  $\overline{\mathbf{x}}$  $\overline{\times}$  $\overline{\times}$ ⋝ 5 $\overline{\times}$  $\overline{5}$ ≅  $\overline{\times}$ ≥<br>-ഥ  $1$  IX 10 1<br>1 ഥ  $\leq$ ιΩ  $\leq$ 5 ASL/LSL  $\leq$ ഹ ≥<br>- $\leq$ ≥<br>-4 $\leq$ ഥ ≥<br>-NEG ROR DEC CLR LSR ASR  $\boldsymbol{\underline{\times}}$ ROL  $\frac{0}{2}$ TST  $\overline{r}$  $\overline{O}$  $\overline{\overline{\overline{6}}}$  $\overline{CR}$  $\overline{\overline{\overline{}}}$  $\overline{\overline{x}}$  $\overline{\mathbf{x}}$  $\overline{\mathbf{x}}$  $\times$  $\overline{\mathsf{x}}$  $\overline{\mathsf{x}}$ ه<br>اس<br>ا¥ ဖ  $\times$ ဖ ဖ ဖ 6 ASL/LSL ဖ ഹ ဖ 2 IX1 2 IX1  $\ddot{\times}$ 2 IX1 2 IX1 2<br>2 2 IX1 2 IX1 2<br>2 2 IX1 2<br>2 2 IX1 ROR COM ASR DEC LSR ROL  $\geq$ TST ΙX  $\bullet$ Read-Modify-Write Ì ິ<br>ນ⊑⊙X エ<br>ニ<br>ー 3 COMX エ<br>ニ<br>ー ឹ<br>នៃ エ<br>ニ<br>ー 3 RORX I<br>I<br>T 3 ASRX |<br>|-<br>|ო ASLX/LSLX |<br>|-<br>|-3 ROLX I<br>I<br>T ື<br>ກັບສັ |<br>|-<br>|ო I<br>I<br>T ო |<br>|-<br>|-3 CLRX I<br>I<br>T TSTX E INCX REL = Relative<br>IX = Indexed, No Offset<br>IX1 = Indexed, 8-Bit Offset<br>IX2 = Indexed, 16-Bit Offset ശ EXT = Extended IX2 = Indexed, 16-Bit Offset DIR = Direct IX1 = Indexed, 8-Bit Offset  $M =$ Immediate IX = Indexed, No Offset ።<br>ዝEGA<br>ሥ エ<br>ニ<br>ー NUL<br>NH |<br>|-<br>|-ິ<br>COMA エ<br>ニ<br>ー 3 LSRA エ<br>ニ<br>ー 3 RORA I<br>I<br>T 3 ASRA |<br>|-<br>|ო ASLA/LSLA |<br>|-<br>|ო I<br>I<br>T ີ<br>DECA<br>D |<br>|-<br>|-ິ<br>INCA<br>E I<br>I<br>T ო |<br>|-<br>|-ិ<br>CLRA I<br>I<br>T 7 ROLA TSTA ¥  $\blacktriangleleft$ INH = Inherent REL = Relative 5 $\overline{\mathbf{r}}$ 55ASR<br>DIR 5 5 5 2 DIR ີ<br>COM<br>C 2 DIR 2 DIR 5 ROR 2 DIR 2 DIR 5 ASL/LSL 2 DIR 2 DIR 2 DIR 2 DIR 4 TST 2 DIR ە<br>GES 2 DIR NEG LSR ROL DEC i<br>M **JK**  $\tilde{\mathbf{c}}$  $\sim$ ິ<br>BRA 2 REL ო 2 REL ო 2 REL ო 2 REL ო 2 REL 3 BCS/BLO 2 REL ።<br>គគ 2 REL ິ<br>ອ 2 REL "<br>ВНСС 2 REL ።<br>ይህ<br>አይ 2 REL ິ<br>ອັ 2 REL ო 2 REL ິ<br>ສັ 2 REL ო 2 REL ო 2 REL ო 2 REL **Branch**  BRN BLS BCC BMI BMS REL  $\mathbf{\Omega}$ こん<br>この  $\equiv$ 玉<br>8  $\mathbf c$  $\overline{p}$ |<br>מום<br>ה ഹ 2 DIR 5 BCLR0 2 DIR ഹ 2 DIR 5 BCLR1 2 DIR ഹ 2 DIR 5 BCLR2 2 DIR 5 BSET3 2 DIR 5 BCLR3 2 DIR ഹ 2 DIR 5 BCLR4 2 DIR ഹ 2 DIR 5 BCLR5 2 DIR ഹ 2 DIR ഹ 2 DIR ഹ 2 DIR 5 BCLR7 2 DIR **Bit Manipulation** INH = Inherent<br>IMM = Immediate<br>DIR = Direct<br>EXT = Extended BSET0 BSET1 BSET4 BSET5 BSET6 BCLR6 ∣g<br>I **BSET BSET** BRSET7<br>3 DIR<sub>2</sub>  $\frac{1}{3}$ BRCLR0 $\frac{1}{2}$  $\frac{B}{3}$  BRSET1<sup>-1</sup>  $\frac{B}{3}$  BRSET2  $\frac{3}{2}$  BRCLR2  $\frac{3}{2}$  $BRSET3$ <sub>2</sub>  $\frac{3}{3}$  BRCLR3 $\frac{3}{2}$  $\frac{1}{3}$  BRSET4  $\frac{1}{3}$  BRCLR4 BRSET5<sup>1</sup>  $\frac{3}{3}$  BRCLR5<sup>2</sup> BRSET6 BRCLR6<sup>1</sup>  $\frac{BRC}{R}$  $\frac{ST}{DR}$  $\frac{2}{3}$ BRSETO<sup>'</sup> BRCLR1<br>3<br>3 3 DIR lg<br>Bi  $\bullet$ **MSB 0** $\alpha$ **5689ABCDEF** $\sim$ **4** $\mathbf{r}$  $\overset{\prime}{\mathbf{e}}$ **1**

Technical Data MC68HC05P18A

#### Instruction Set For More Information On This Product, Go to: www.freescale.com

# *NON-DISCLOSURE AGREEMENT REQUIRED* r  $\boldsymbol{\Phi}$  $\mathbf 0$  $\boldsymbol{\theta}$  $\mathbf 0$ ale  $\bm{U}$  $\mathbf 0$ mic o n d u  $\overline{\mathbf{C}}$ t o r, I n .<br>ق

F

# Freescale Semiconductor, Inc.

# **Section 13. Electrical Specifications**

#### **13.1 Contents**



#### **Electrical Specifications**

#### **13.2 Maximum Ratings**

Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it.

The MCU contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table here. Keep  $V_{\text{In}}$  and  $V_{\text{Out}}$  within the range  $V_{SS} \leq (V_{In} \text{ or } V_{Out}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either  $V_{SS}$  or  $V_{DD}$ .



**NOTE:** This device is not guaranteed to operate properly at the maximum ratings. Refer to **13.6 DC Electrical Characteristics** for guaranteed operating conditions.

#### **13.3 Operating Temperature Range**



#### **13.4 Thermal Characteristics**



Electrical Specifications Power Considerations

#### **13.5 Power Considerations**

The average chip junction temperature,  $T_{\rm J}$ , in  $\rm{^{\circ}C}$  can be obtained from:

$$
T_J = T_A + (P_D \times \theta_{JA})
$$
 (1)

Where:

 $T_A$  = ambient temperature in  ${}^{\circ}C$ 

 $\theta_{JA}$  = package thermal resistance, junction to ambient in °C/W  $P_D = P_{INT} + P_{I/O}$ 

 $P_{INT} = I_{CC} \times V_{CC}$  = chip internal power dissipation

 $P_{1/O}$  = power dissipation on input and output pins (user-determined)

For most applications,  $P_{1/0} \ll P_{1N}$  and can be neglected.

Ignoring  $P_{I/O}$ , the relationship between  $P_D$  and  $T_J$  is approximately:

$$
P_D = \frac{K}{T_J + 273^{\circ}C} \tag{2}
$$

Solving equations (1) and (2) for K gives:

$$
= P_{D} \times (T_{A} + 273^{\circ}C) + \theta_{JA} \times (P_{D})^{2}
$$
 (3)

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

# **Electrical Specifications**

#### **13.6 DC Electrical Characteristics**



Continued

Electrical Specifications Active Reset Characteristics



1.  $V_{DD}$  = 5.0 Vdc  $\pm$  10%,  $V_{SS}$  = 0 Vdc, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. All values shown reflect average measurements.

2. Run (Operating)  $I_{DD}$ , wait  $I_{DD}$ : Measured using external square wave clock source to OSC1 ( $f_{OSC}$  = 4.2 MHz), all inputs 0.2 Vdc from rail; no DC loads, less than 50 pF on all outputs,  $C_L = 20$  pF on OSC2

3. Wait  $I_{DD}$ : Only timer system active Wait I<sub>DD</sub> is affected linearly by the OSC2 capacitance. Wait, Stop I<sub>DD</sub>: All ports configured as inputs, V<sub>IL</sub> = 0.2 Vdc, V<sub>IH</sub> = V<sub>DD</sub> –0.2 Vdc Stop I<sub>DD</sub> measured with OSC1 =  $\mathrm{V_{SS}}$ 

4. Run and wait I<sub>DD</sub> limit values are with no load on PD5 clockout, when PD5 is enabled. Run and wait  $I_{DD}$  values are for both PD5 enabled and disabled and LVR enabled and disabled.

 $\blacksquare$ 

.<br>ق

F

### **13.7 Active Reset Characteristics**



Note:  $V_{DD} = 4.5$  Vdc,  $V_{SS} = 0$  Vdc,  $T_A = 125$ °C

#### **Electrical Specifications**

#### **13.8 A/D Converter Characteristics**



1.  $V_{DD} = 5.0 \pm 10\%$  Vdc  $\pm$  10%,  $V_{SS} = 0$  Vdc,  $T_A = -40\degree$ C to +125°C, unless otherwise noted 2.  $t_{AD} = t_{CYC}$  if clock source equals MCU

Electrical Specifications SIOP Timing



#### **13.9 SIOP Timing**

**Figure 13-1. SIOP Timing Diagram**

| No.            | Characteristic <sup>(1)</sup>                         | <b>Symbol</b>                                | Min         | <b>Max</b> | <b>Unit</b>       |
|----------------|-------------------------------------------------------|----------------------------------------------|-------------|------------|-------------------|
|                | Operating frequency <sup>(2)</sup><br>Master<br>Slave | $f_{\mathsf{OP}(\mathsf{M})}$<br>$f_{OP(s)}$ | 1<br>dc     | 1<br>1     | $f_{\mathsf{OP}}$ |
| 1              | Cycle time<br>Master<br>Slave                         | $t_{\rm CYC(m)}$<br>$t_{CYC(s)}$             | 4.0         | 4.0<br>4.0 | $t_{CYC}$         |
| 2              | <b>SCK low time</b>                                   | t <sub>CYC</sub>                             | 238         |            | ns                |
| 3              | SDO data valid time                                   | $t_V$                                        |             | 200        | ns                |
| $\overline{4}$ | SDO hold time                                         | $t_{HO}$                                     | $\mathbf 0$ |            | ns                |
| 5              | SDI setup time                                        | $t_{\rm S}$                                  | 100         |            | ns                |
| 6              | SDI hold time                                         | $t_H$                                        | 100         |            | ns                |

1.  $V_{DD} = 5.0$  Vdc ±10%,  $V_{SS} = 0$  Vdc,  $T_A = -40$ °C to +125°C, unless otherwise noted

2.  $f_{OP} = f_{OSC} \div 2$ ;  $t_{CYC} = 1 \div f_{OP}$ 

# **Electrical Specifications**

### **13.10 PD5 Clock Out Timing (PD5 Clock Out Option Enabled)**



**Figure 13-2. PD5 Clock Out Timing**

đ.



**NOTE:** All timing is shown with respect to 20% and 70% V<sub>DD</sub>. Maximum rise and fall times assume 44% duty cycle. Minimum rise and fall times assume 55% duty cycle.

Electrical Specifications Control Timing

#### **13.11 Control Timing**



1. V<sub>DD</sub> = 5.0 Vdc, V<sub>SS</sub> = 0 Vdc,  $\mathsf{T}_\mathsf{A}$  = –40°C to +125°C, unless otherwise noted

2. The minimum period, t<sub>ILIL</sub>, should not be less than the number of cycles it takes to execute the interrupt service routine plus  $19$  t<sub>CYC</sub>.

F

**Electrical Specifications**



Technical Data MC68HC05P18A

**Figure 13-3. Power-On Reset and External Reset Timing Diagram**

Figure 13-3. Power-On Reset and External Reset Timing Diagram

Electrical Specifications For More Information On This Product, Go to: www.freescale.com

 *NON-DISCLOSURE AGREEMENT REQUIRED* Fr  $\boldsymbol{\Phi}$  $\mathbf 0$  $\boldsymbol{\theta}$  $\mathbf 0$ ale  $\bm{U}$  $\mathbf 0$ mic o n d u  $\overline{\mathbf{C}}$ t o r, I n .<br>ق

# **Section 14. Mechanical Specifications**

#### **14.1 Contents**



- 14.3 28-Pin Plastic Dual In-Line Package (Case #710) . . . . . . . . .126
- 14.4 28-Pin Small Outline Package (Case #751F). . . . . . . . . . . . .126

#### **14.2 Introduction**

This section provides package dimension drawings for the 28-pin plastic dual in-line (PDIP) or 28-pin small outline (SOIC) packages.

To make sure that you have the latest case outline specifications, contact:

- **Local Motorola Sales Office**
- Motorola Mfax
	- Phone 602-244-6609
	- EMAIL rmfax0@email.sps.mot.com
- Worldwide Web (wwweb) at http://design-net.com

Follow Mfax or wwweb on-line instructions to retrieve the current mechanical specifications.

#### **Mechanical Specifications**

#### **14.3 28-Pin Plastic Dual In-Line Package (Case #710)**



# **Section 15. Ordering Information**

#### **15.1 Contents**



#### **15.2 Introduction**

to the Book This section contains instructions for ordering the MC68HC05P18A.

#### **15.3 MC Order Numbers**

**Table 15-1** shows the MC order numbers for the available package types.

#### **Table 15-1. MC Order Numbers**



1.  $P =$  Plastic dual in-line package

DW = Small outline (wide body) package

#### **Ordering Information**





