# **OPA627 OPA637** # Precision High-Speed Difet® OPERATIONAL AMPLIFIERS ### **FEATURES** - VERY LOW NOISE: 4.5nV/√Hz at 10kHz - FAST SETTLING TIME: OPA627—550ns to 0.01% OPA637—450ns to 0.01% - LOW V<sub>os</sub>: 100μV max LOW DRIFT: 0.8μV/°C max - LOW I<sub>B</sub>: 5pA max - OPA627: Unity-Gain Stable OPA637: Stable in Gain ≥ 5 ### DESCRIPTION The OPA627 and OPA637 **Difet** operational amplifiers provide a new level of performance in a precision FET op amp. When compared to the popular OPA111 op amp, the OPA627/637 has lower noise, lower offset voltage, and much higher speed. It is useful in a broad range of precision and high speed analog circuitry. The OPA627/637 is fabricated on a high-speed, dielectrically-isolated complementary NPN/PNP process. It operates over a wide range of power supply voltage—±4.5V to ±18V. Laser-trimmed **Difet** input circuitry provides high accuracy and low-noise performance comparable with the best bipolar-input op amps. ### **APPLICATIONS** - PRECISION INSTRUMENTATION - FAST DATA ACQUISITION - DAC OUTPUT AMPLIFIER - OPTOELECTRONICS - **O SONAR, ULTRASOUND** - HIGH-IMPEDANCE SENSOR AMPS - **HIGH-PERFORMANCE AUDIO CIRCUITRY** - ACTIVE FILTERS High frequency complementary transistors allow increased circuit bandwidth, attaining dynamic performance not possible with previous precision FET op amps. The OPA627 is unity-gain stable. The OPA637 is stable in gains equal to or greater than five. **Difet** fabrication achieves extremely low input bias currents without compromising input voltage noise performance. Low input bias current is maintained over a wide input common-mode voltage range with unique cascode circuitry. The OPA627/637 is available in plastic DIP, SOIC and metal TO-99 packages. Industrial and military temperature range models are available. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 # **SPECIFICATIONS** ### **ELECTRICAL** At $T_A$ = +25°C, and $V_S$ = ±15V, unless otherwise noted. | | | OPA627BM, BP, SM<br>OPA637BM, BP, SM | | | OPA627AM, AP, AU<br>OPA637AM, AP, AU | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|------------------------------|--------------------------------------|--------------------------------------------|--------------------|------------------------------------------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | OFFSET VOLTAGE (1) Input Offset Voltage AP, BP, AU Grades Average Drift AP, BP, AU Grades Power Supply Rejection | V <sub>S</sub> = ±4.5 to ±18V | 106 | 40<br>100<br>0.4<br>0.8<br>120 | 100<br>250<br>0.8<br>2 | 100 | 130<br>280<br>1.2<br>2.5<br>116 | 250<br>500<br>2 | μV<br>μV<br>μV/°C<br>μV/°C<br>dB | | INPUT BIAS CURRENT (2) Input Bias Current Over Specified Temperature SM Grade Over Common-Mode Voltage Input Offset Current Over Specified Temperature SM Grade | $V_{CM} = 0V \\ V_{CM} = 0V \\ V_{CM} = 0V \\ V_{CM} = \pm 10V \\ V_{CM} = 0V \\ V_{CM} = 0V$ | | 1<br>1<br>0.5 | 5<br>1<br>50<br>5<br>1<br>50 | | 2<br>2<br>1 | 10<br>2<br>10<br>2 | pA<br>nA<br>nA<br>pA<br>pA<br>nA | | NOISE Input Voltage Noise Noise Density: f = 10Hz f = 100Hz f = 1kHz f = 10kHz Voltage Noise, BW = 0.1Hz to 10Hz Input Bias Current Noise Noise Density, f = 100Hz Current Noise, BW = 0.1Hz to 10Hz | | | 15<br>8<br>5.2<br>4.5<br>0.6 | 40<br>20<br>8<br>6<br>1.6 | CI | 20<br>10<br>5.6<br>4.8<br>0.8<br>2.5<br>48 | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVp-p<br>fA/√Hz<br>fAp-p | | INPUT IMPEDANCE Differential Common-Mode | | | 10 <sup>13</sup> 8<br>10 <sup>13</sup> 7 | OLL. | | * | | Ω pF<br>Ω pF | | INPUT VOLTAGE RANGE Common-Mode Input Range Over Specified Temperature Common-Mode Rejection | V <sub>CM</sub> = ±10.5V | ±11<br>±10.5<br>106 | ±11.5<br>±11<br>116 | | *<br>*<br>100 | *<br>*<br>110 | | V<br>V<br>dB | | OPEN-LOOP GAIN Open-Loop Voltage Gain Over Specified Temperature SM Grade | $V_{O} = \pm 10V, R_{L} = 1k\Omega$<br>$V_{O} = \pm 10V, R_{L} = 1k\Omega$<br>$V_{O} = \pm 10V, R_{L} = 1k\Omega$ | 112<br>106<br>100 | 120<br>117<br>114 | | 106<br>100 | 116<br>110 | | dB<br>dB<br>dB | | FREQUENCY RESPONSE Slew Rate: OPA627 OPA637 Settling Time: OPA627 0.01% 0.1% OPA637 0.01% 0.1% Gain-Bandwidth Product: OPA627 OPA637 Total Harmonic Distortion + Noise | G = -1, 10V Step<br>G = -4, 10V Step<br>G = -1, 10V Step<br>G = -1, 10V Step<br>G = -4, 10V Step<br>G = -4, 10V Step<br>G = -4, 10V Step<br>G = 1<br>G = 10<br>G = +1, f = 1kHz | 40<br>100 | 55<br>135<br>550<br>450<br>450<br>300<br>16<br>80<br>0.00003 | | * | * * * * * * * * * * * * * * * * * * * * | | V/µs V/µs ns ns ns ns MHz MHz | | POWER SUPPLY Specified Operating Voltage Operating Voltage Range Current | | ±4.5 | ±15 | ±18<br>±7.5 | * | * | * | V<br>V<br>mA | | OUTPUT Voltage Output Over Specified Temperature Current Output Short-Circuit Current Output Impedance, Open-Loop | $R_L = 1k\Omega$ $V_O = \pm 10V$ $1MHz$ | ±11.5<br>±11<br>±35 | ±12.3<br>±11.5<br>±45<br>+70/–55<br>55 | ±100 | * * | * * * * * | * | V<br>mA<br>mA | | TEMPERATURE RANGE Specification: AP, BP, AM, BM, AU SM Storage: AM, BM, SM AP, BP, AU AP, BP AU | | -25<br>-55<br>-60<br>-40 | 200<br>100<br>160 | +85<br>+125<br>+150<br>+125 | * * | * | * * | °C<br>°C<br>°C,W<br>°C,W<br>°C,W | \* Specifications same as "B" grade. NOTES: (1) Offset voltage measured fully warmed-up. (2) High-speed test at T<sub>J</sub> = +25°C. See Typical Performance Curves for warmed-up performance. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. ### **PIN CONFIGURATIONS** # **ELECTROSTATIC** DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### ABSOLUTE MAXIMUM RATINGS(1) | M Package −55°C to +125°C P, U Package −40°C to +125°C Storage Temperature −65°C to +150°C P, U Package −40°C to +125°C | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Junction Temperature +175°C M Package +150°C P, U Package +150°C Lead Temperature (soldering, 10s) +300°C SOIC (soldering, 3s) +260°C | NOTE: (1) Stresses above these ratings may cause permanent damage. ### **PACKAGE/ORDERING INFORMATION** | PRODUCT PACKAGE | | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | TEMPERATURE<br>RANGE | | | |----------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--| | OPA627AP<br>OPA627BP<br>OPA627AU<br>OPA627AM<br>OPA627BM<br>OPA627SM | Plastic DIP Plastic DIP SOIC TO-99 Metal TO-99 Metal TO-99 Metal | 006<br>006<br>182<br>001<br>001 | -25°C to +85°C<br>-25°C to +85°C<br>-25°C to +85°C<br>-25°C to +85°C<br>-25°C to +85°C<br>-55°C to +125°C | | | | OPA637AP<br>OPA637BP<br>OPA637AU<br>OPA637AM<br>OPA637BM<br>OPA637SM | Plastic DIP<br>Plastic DIP<br>SOIC<br>TO-99 Metal<br>TO-99 Metal<br>TO-99 Metal | 006<br>006<br>182<br>001<br>001 | -25°C to +85°C<br>-25°C to +85°C<br>-25°C to +85°C<br>-25°C to +85°C<br>-25°C to +85°C<br>-55°C to +125°C | | | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. # **TYPICAL PERFORMANCE CURVES** At $T_A = +25$ °C, and $V_S = \pm 15$ V, unless otherwise noted. ## **APPLICATIONS INFORMATION** The OPA627 is unity-gain stable. The OPA637 may be used to achieve higher speed and bandwidth in circuits with noise gain greater than five. Noise gain refers to the closed-loop gain of a circuit as if the non-inverting op amp input were being driven. For example, the OPA637 may be used in a non-inverting amplifier with gain greater than five, or an inverting amplifier of gain greater than four. When choosing between the OPA627 or OPA637, it is important to consider the high frequency noise gain of your circuit configuration. Circuits with a feedback capacitor (Figure 1) place the op amp in unity noise-gain at high frequency. These applications must use the OPA627 for proper stability. An exception is the circuit in Figure 2, where a small feedback capacitance is used to compensate for the input capacitance at the op amp's inverting input. In this case, the closed-loop noise gain remains constant with frequency, so if the closed-loop gain is equal to five or greater, the OPA637 may be used. FIGURE 1. Circuits with Noise Gain Less than Five Require the OPA627 for Proper Stability. #### OFFSET VOLTAGE ADJUSTMENT The OPA627/637 is laser-trimmed for low offset voltage and drift, so many circuits will not require external adjustment. Figure 3 shows the optional connection of an external potentiometer to adjust offset voltage. This adjustment should not be used to compensate for offsets created elsewhere in a system (such as in later amplification stages or in an A/D converter) because this could introduce excessive temperature drift. Generally, the offset drift will change by approximately 4µV/°C for 1mV of change in the offset voltage due to an offset adjustment (as shown on Figure 3). FIGURE 2. Circuits with Noise Gain Equal to or Greater than Five May Use the OPA637. ### **NOISE PERFORMANCE** Some bipolar op amps may provide lower voltage noise performance, but both voltage noise and bias current noise contribute to the total noise of a system. The OPA627/637 is unique in providing very low voltage noise and very low current noise. This provides optimum noise performance over a wide range of sources, including reactive source impedances. This can be seen in the performance curve showing the noise of a source resistor combined with the noise of an OPA627. Above a $2k\Omega$ source resistance, the op amp contributes little additional noise. Below $1k\Omega$ , op amp noise dominates over the resistor noise, but compares favorably with precision bipolar op amps. ### **CIRCUIT LAYOUT** As with any high speed, wide bandwidth circuit, careful layout will ensure best performance. Make short, direct interconnections and avoid stray wiring capacitance—especially at the input pins and feedback circuitry. The case (TO-99 metal package only) is internally connected to the negative power supply as it is with most common op amps. Pin 8 of the plastic DIP, SOIC, and TO-99 packages has no internal connection. Power supply connections should be bypassed with good high frequency capacitors positioned close to the op amp pins. In most cases $0.1\mu F$ ceramic capacitors are adequate. The OPA627/637 is capable of high output current (in excess of 45mA). Applications with low impedance loads or capacitive loads with fast transient signals demand large currents from the power supplies. Larger bypass capacitors such as 1µF solid tantalum capacitors may improve dynamic performance in these applications. FIGURE 3. Optional Offset Voltage Trim Circuit. FIGURE 4. Connection of Input Guard for Lowest IB. #### **INPUT BIAS CURRENT** **Difet** fabrication of the OPA627/637 provides very low input bias current. Since the gate current of a FET doubles approximately every 10°C, to achieve lowest input bias current, the die temperature should be kept as low as possible. The high speed and therefore higher quiescent current of the OPA627/637 can lead to higher chip temperature. A simple press-on heat sink such as the Burr-Brown model 807HS (TO-99 metal package) can reduce chip temperature by approximately 15°C, lowering the I<sub>B</sub> to one-third its warmed-up value. The 807HS heat sink can also reduce low-frequency voltage noise caused by air currents and thermoelectric effects. See the data sheet on the 807HS for details. Temperature rise in the plastic DIP and SOIC packages can be minimized by soldering the device to the circuit board. Wide copper traces will also help dissipate heat. The OPA627/637 may also be operated at reduced power supply voltage to minimize power dissipation and temperature rise. Using $\pm 5$ V power supplies reduces power dissipation to one-third of that at $\pm 15$ V. This reduces the $I_B$ of TO-99 metal package devices to approximately one-fourth the value at $\pm 15$ V. Leakage currents between printed circuit board traces can easily exceed the input bias current of the OPA627/637. A circuit board "guard" pattern (Figure 4) reduces leakage effects. By surrounding critical high impedance input circuitry with a low impedance circuit connection at the same potential, leakage current will flow harmlessly to the low-impedance node. The case (TO-99 metal package only) is internally connected to $-V_s$ . Input bias current may also be degraded by improper handling or cleaning. Contamination from handling parts and circuit boards may be removed with cleaning solvents and deionized water. Each rinsing operation should be followed by a 30-minute bake at 85°C. Many FET-input op amps exhibit large changes in input bias current with changes in input voltage. Input stage cascode circuitry makes the input bias current of the OPA627/637 virtually constant with wide common-mode voltage changes. This is ideal for accurate high input-impedance buffer applications. ### PHASE-REVERSAL PROTECTION The OPA627/637 has internal phase-reversal protection. Many FET-input op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This is most often encountered in non-inverting circuits when the input is driven below –12V, causing the output to reverse into the positive rail. The input circuitry of the OPA627/637 does not induce phase reversal with excessive common-mode voltage, so the output limits into the appropriate rail. #### **OUTPUT OVERLOAD** When the inputs to the OPA627/637 are overdriven, the output voltage of the OPA627/637 smoothly limits at approximately 2.5V from the positive and negative power supplies. If driven to the negative swing limit, recovery takes approximately 500ns. When the output is driven into the positive limit, recovery takes approximately 6µs. Output recovery of the OPA627 can be improved using the output clamp circuit shown in Figure 5. Diodes at the inverting input prevent degradation of input bias current. FIGURE 5. Clamp Circuit for Improved Overload Recovery. ### CAPACITIVE LOADS As with any high-speed op amp, best dynamic performance can be achieved by minimizing the capacitive load. Since a load capacitance presents a decreasing impedance at higher frequency, a load capacitance which is easily driven by a slow op amp can cause a high-speed op amp to perform poorly. See the typical curves showing settling times as a function of capacitive load. The lower bandwidth of the OPA627 makes it the better choice for driving large capacitive loads. Figure 6 shows a circuit for driving very large load capacitance. This circuit's two-pole response can also be used to sharply limit system bandwidth. This is often useful in reducing the noise of systems which do not require the full bandwidth of the OPA627. FIGURE 6. Driving Large Capacitive Loads. #### INPUT PROTECTION The inputs of the OPA627/637 are protected for voltages between $+V_s + 2V$ and $-V_s - 2V$ . If the input voltage can exceed these limits, the amplifier should be protected. The diode clamps shown in Figure 7a will prevent the input voltage from exceeding one forward diode voltage drop beyond the power supplies—well within the safe limits. If the input source can deliver current in excess of the maximum forward current of the protection diodes, use a series resistor, R<sub>c</sub>, to limit the current. Be aware that adding resistance to the input will increase noise. The 4nV/√Hz theoretical thermal noise of a $1k\Omega$ resistor will add to the 4.5 nV/VHz noise of the OPA627/637 (by the square-root of the sum of the squares), producing a total noise of $6nV/\sqrt{Hz}$ . Resistors below $100\Omega$ add negligible noise. Leakage current in the protection diodes can increase the total input bias current of the circuit. The specified maximum leakage current for commonly used diodes such as the 1N4148 is approximately 25nA-more than a thousand times larger than the input bias current of the OPA627/637. Leakage current of these diodes is typically much lower and may be adequate in many applications. Light falling on the junction of the protection diodes can dramatically increase leakage current, so common glass-packaged diodes should be shielded from ambient light. Very low leakage can be achieved by using a diode-connected FET as shown. The 2N4117A is specified at 1pA and its metal case shields the junction from light. Sometimes input protection is required on I/V converters of inverting amplifiers (Figure 7b). Although in normal operation, the voltage at the summing junction will be near zero (equal to the offset voltage of the amplifier), large input transients may cause this node to exceed 2V beyond the power supplies. In this case, the summing junction should be protected with diode clamps connected to ground. Even with the low voltage present at the summing junction, common signal diodes may have excessive leakage current. Since the reverse voltage on these diodes is clamped, a diode-connected signal transistor can be used as an inexpensive low leakage diode (Figure 7b). FIGURE 7. Input Protection Circuits. FIGURE 8. OPA627 Dynamic Performance, G = +1. FIGURE 9. OPA627 Dynamic Performance, G = -1. FIGURE 10. OPA637 Dynamic Response, G = 5. FIGURE 11. Settling Time and Slew Rate Test Circuit. FIGURE 12. High Speed Instrumentation Amplifier, Gain = 100. FIGURE 13. High Speed Instrumentation Amplifier, Gain = 1000. FIGURE 14. Composite Amplifier for Wide Bandwidth.