# SN5450, SN7450 DUAL 2-WIDE 2-INPUT AND-OR-INVERT GATES (ONE GATE EXPANDABLE)

SDLS112 - DECEMBER 1983 - REVISED MARCH 1988

- Package Options Include Plastic and Ceramic DIPs and Ceramic Flat Packages
- Dependable Texas Instruments Quality and Reliability

## description

These devices contain two independent 2-wide 2-input AND-OR-INVERT gates with one gate expandable. They perform the Boolean function  $Y = \overline{AB + CD}$  with X and  $\overline{X}$  left open.

The SN5450 is characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN7450 is characterized for operation from 0 °C to 70 °C.

## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for J and N packages.





## CCU4 11 CCU4 11 1BD 5 10 2AD 6 9 2BD 7 8 2CO3 Clogic diagram (positive logic)





# SN5450, SN7450 DUAL 2-WIDE 2-INPUT AND-OR-INVERT GATES (ONE GATE EXPANDABLE)

SDLS112 – DECEMBER 1983 – REVISED MARCH 1988

## schematic (each AND-OR-INVERT gate)



Resistor values shown are nominal. If expander is not used, leave X and  $\overline{X}$  open.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)              | · · · · · · · · · · · · · · · · · · · |
|-----------------------------------------------|---------------------------------------|
| Input voltage                                 | 5.5 V                                 |
| Operating free-air temperature range: SN5450. |                                       |
| SN7450                                        |                                       |
| Storage temperature range                     | 65°C to 150°C                         |

NOTE 1: Voltage values are with respect to network ground terminal.



# SN5450, SN7450 DUAL 2-WIDE 2-INPUT AND-OR-INVERT GATES (ONE GATE EXPANDABLE)

SDLS112 - DECEMBER 1983 - REVISED MARCH 1988

### recommended operating conditions

|     |                                |      | SN5450 |       |      | SN7450 |       |      |  |
|-----|--------------------------------|------|--------|-------|------|--------|-------|------|--|
|     |                                | MIN  | NOM    | MAX   | MIN  | NOM    | MAX   | UNIT |  |
| Vcc | Supply voltage                 | 4.5  | 5      | 5.5   | 4.75 | 5      | 5.25  | V    |  |
| VIH | High-level input voltage       | 2    |        |       | 2    |        |       | V    |  |
| VIL | Low-level input voltage        |      |        | 0.8   |      |        | 0.8   | V    |  |
| юн  | High-level output current      |      |        | - 0.4 |      |        | - 0.4 | mA   |  |
| IOL | Low-level output current       |      |        | 16    |      |        | 16    | mA   |  |
| TA  | Operating free-air temperature | - 55 |        | 125   | 0    |        | 70    | °C   |  |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                      |                                             |                                         |                            | SN5450 |      | SN7450 |      |      | UNIT  |     |  |
|----------------------|---------------------------------------------|-----------------------------------------|----------------------------|--------|------|--------|------|------|-------|-----|--|
| PARAMETER            | TEST CONDITIONS†                            |                                         |                            | MIN    | TYP‡ | MAX    | MIN  | TYP‡ | MAX   |     |  |
| VIK                  | V <sub>CC</sub> = MIN,                      | lj = 12 mA                              |                            |        |      | 1.5    |      |      | - 1.5 | V   |  |
| VOH                  | V <sub>CC</sub> = MIN,                      | V <sub>IL</sub> = 0.8 V,                | I <sub>OH</sub> = - 0.4 mA | 2.4    | 3.4  |        | 2.4  | 3.4  |       | V   |  |
| VOL                  | V <sub>CC</sub> = MIN,                      | V <sub>IH</sub> = 2 V,                  | I <sub>OL</sub> = 16 mA    |        | 0.2  | 0.4    |      | 0.2  | 0.4   | V   |  |
| l;                   | V <sub>CC</sub> = MAX,                      | Vi = 5.5 V                              |                            | 1      |      | 1      |      |      | 1     | mA  |  |
| Чн                   | V <sub>CC</sub> = MAX,                      | V <sub>IH</sub> = 2.4 V                 |                            |        | 2 15 | 40     |      |      | 40    | μA  |  |
| LIF                  | V <sub>CC</sub> = MAX,                      | V <sub>IL</sub> = 0.4 V                 |                            | 1.4    |      | - 1.6  |      |      | - 1.6 | mA  |  |
| loss                 | V <sub>CC</sub> = MAX                       |                                         | A. 1                       | - 20   |      | - 55   | - 18 |      | - 55  | mA  |  |
| Іссн                 | V <sub>CC</sub> = MAX,                      | V1 = 0 V                                | 30 13                      |        | 4    | 8      |      | 4    | 8     | mA  |  |
| ICCL                 | V <sub>CC</sub> = MAX,                      | See Note 2                              |                            | (1)    | 7.4  | 14     |      | 7.4  | 14    | mA  |  |
| IX 1                 | $V\overline{\chi}\chi = 0.4 V,$             | IOL = 16 mA                             |                            |        |      | - 2.9  |      |      | - 3.1 | mA  |  |
| V <sub>BE(Q)</sub> ¶ | $I_X + I_{\overline{X}} = 0.41 \text{ mA},$ | $R_{\overline{X}X} = 0,$                | IOL = 16 mA                |        |      | 1.1    |      |      |       | V   |  |
|                      | $I_X + I_{\overline{X}} = 0.62 \text{ mA},$ | $R_{\overline{X}X} = 0,$                | IOL = 16 mA                |        |      |        |      |      | 1     |     |  |
| V <sub>OH</sub> ¶    | i <sub>χ</sub> = 0.15 mA,                   | $I\overline{\chi} = -0.15 \mathrm{mA},$ | I <sub>OH</sub> = - 0.4 mA | 2.4    | 3.4  |        |      |      |       | _ v |  |
|                      | I <sub>X</sub> = 0.27 mA,                   | $1\overline{X} = -0.27 \text{ mA},$     | <sup>1</sup> OH = - 0.4 mA |        |      |        | 2.4  | 3.4  |       |     |  |
| v <sub>oL</sub> ¶    | $I_X + I_{\overline{X}} = 0.3 \text{ mA},$  | R <sub>X</sub> <sub>X</sub> = 138 Ω,    | I <sub>OL</sub> = 16 mA    |        | 0.2  | 0.4    |      |      |       | v   |  |
|                      | $I_X + I_{\overline{X}} = 0.43 \text{ mA},$ | $R\overline{\chi}\chi = 130 \Omega$ ,   | I <sub>OL</sub> = 16 mA    | 1      |      |        |      | 0.2  | 0.4   |     |  |

† For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ‡ All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

§ Not more than one output should be shorted at a time.

 $\P$  Using expander inputs, V<sub>CC</sub> = MIN, T<sub>A</sub> = MIN, except typical values. NOTE 2: All inputs of one AND gate at 4.5 V, all others at GND.

# switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (see note 3)

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                       |  | түр | MAX | UNIT |
|-----------|-----------------|----------------|---------------------------------------|--|-----|-----|------|
| tPLH      |                 |                | $R_{L} = 400 \Omega,$ $C_{I} = 15 pF$ |  | 13  | 22  | ns   |
| tPHL      | Any             | Ŷ              | Expander pins open                    |  | 8   | 15  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.



Copyright © 1999, Texas Instruments Incorporated