

### FEATURES

- Designed to Be Used in Voltage-Limiting Applications
- 3.5-Ω On-State Connection Between Ports A and B
- Flow-Through Pinout for Ease of Printed Circuit Board Trace Routing
- Direct Interface With GTL+ Levels
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## **DESCRIPTION/ORDERING INFORMATION**

The SN74TVC3306 provides three parallel NMOS pass transistors with a common unbuffered gate. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The device can be used as a dual switch, with the gates cascaded together to a reference transistor. The low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. This is done to protect components with inputs that are sensitive to high-state voltage-level overshoots.

### **ORDERING INFORMATION**

| T <sub>A</sub> PACKAGE <sup>(1)</sup> |             |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|---------------------------------------|-------------|---------------|-----------------------|------------------|
| –40°C to 85°C                         | SSOP – DCT  | Tape and reel | SN74TVC3306DCTR       | FA6              |
| -40 C 10 65 C                         | VSSOP - DCU | Tape and reel | SN74TVC3306DCUR       | FA6              |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

### LOGIC DIAGRAM (POSITIVE LOGIC)



NOTE A: The SN74TVC3306 has bidirectional capability across many voltage levels. The voltage levels documented in this data sheet are examples.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



GND [

A1 12

A2 🛙 3

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

æ

## SN74TVC3306 DUAL VOLTAGE CLAMP

SCDS112C-MARCH 2001-REVISED MARCH 2005

8 GATE

B3

7 🛛 B1

6 **1** B2

DCT OR DCU PACKAGE

(TOP VIEW)

# SN74TVC3306 DUAL VOLTAGE CLAMP

SCDS112C-MARCH 2001-REVISED MARCH 2005



## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                           |                    |  | MIN  | MAX | UNIT           |
|------------------|-------------------------------------------|--------------------|--|------|-----|----------------|
| VI               | Input voltage range <sup>(2)</sup>        |                    |  | -0.5 | 7   | V              |
| V <sub>I/O</sub> | Input/output voltage range <sup>(2)</sup> |                    |  |      | 7   | V              |
|                  | Continuous channel current                |                    |  |      | 128 | mA             |
| I <sub>IK</sub>  | Input clamp current                       | V <sub>1</sub> < 0 |  |      | -50 | mA             |
| 0                | Dealized the median edge of (3)           | DCT package        |  |      | 220 | 0 <b>0</b> 000 |
| $\theta_{JA}$    | Package thermal impedance <sup>(3)</sup>  | DCU package        |  |      | 227 | °C/W           |
| T <sub>stg</sub> | Storage temperature range                 |                    |  | -65  | 150 | °C             |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

## **Recommended Operating Conditions**

|                   |                                | -         | MIN | MAX | UNIT |
|-------------------|--------------------------------|-----------|-----|-----|------|
| V <sub>I/O</sub>  | Input/output voltage           | 3, 35, 14 | 0   | 5   | V    |
| V <sub>GATE</sub> | GATE voltage                   | 1 St. 38  | 0   | 5   | V    |
| I <sub>PASS</sub> | Pass transistor current        | 23        |     | 64  | mA   |
| T <sub>A</sub>    | Operating free-air temperature |           | -40 | 85  | °C   |
|                   |                                |           |     |     |      |

### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                      |                                 | TEST CONDITIO           | NS                 | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------------------|---------------------------------|-------------------------|--------------------|-----|--------------------|------|------|
| V <sub>IK</sub>                | l <sub>l</sub> = -18 mA,        | V <sub>GATE</sub> = 0   |                    |     |                    | -1.2 | V    |
| I <sub>IH</sub>                | $V_{I} = 5 V,$                  | V <sub>GATE</sub> = 0   |                    |     |                    | 5    | μA   |
| C <sub>i(GATE)</sub>           | $V_1 = 3 V \text{ or } 0$       |                         |                    |     | 11                 |      | pF   |
| C <sub>io(off)</sub>           | $V_0 = 3 \vee \text{ or } 0,$   | $V_{GATE} = 0$          |                    |     | 4                  | 6    | pF   |
| C <sub>io(on)</sub>            | $V_{O} = 3 V \text{ or } 0,$    | $V_{GATE} = 3 V$        |                    |     | 10.5               | 12.5 | pF   |
|                                | V <sub>1</sub> = 0,             |                         | $V_{GATE} = 4.5 V$ |     | 3.5                | 5.5  |      |
|                                |                                 | $I_{0} = 64 \text{ mA}$ | $V_{GATE} = 3 V$   |     | 4.7                | 7    |      |
|                                | v <sub>1</sub> = 0,             | 10 – 04 MA              | $V_{GATE} = 2.3 V$ |     | 6.3                | 9.5  |      |
| r <sub>on</sub> <sup>(2)</sup> |                                 |                         | $V_{GATE} = 1.5 V$ |     | 25.5               | 32   | Ω    |
|                                | $V_1 = 2.4 V_2$                 | L = 15 mA               | $V_{GATE} = 4.5 V$ |     | 4.8                | 7.5  |      |
|                                | $v_{\parallel} = 2.4 v_{\perp}$ | l <sub>O</sub> = 15 mA  | $V_{GATE} = 3 V$   |     | 14.7               | 23   |      |
|                                | V <sub>I</sub> = 1.7 V,         | l <sub>O</sub> = 15 mA  | $V_{GATE} = 2.3 V$ |     | 11.3               | 16.5 |      |

(1) All typical values are at  $T_A = 25^{\circ}C$ .

(2) Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals.

 <sup>(2)</sup> The input and input/output negative-voltage ratings may be exceeded if the input and input/output clamp-current ratings are observed.



### AC Performance (Translating Down)

### **Switching Characteristics**

over recommended operating free-air temperature range,  $V_{GATE}$  = 3.3 V,  $V_{IH}$  = 3.3 V,  $V_{IL}$  = 0, and  $V_{M}$  = 1.15 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | C <sub>L</sub> = 5 | 0 pF | C <sub>L</sub> = 3 | 60 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|---------|----------|--------------------|------|--------------------|-------|--------------------|------|------|
| FARAMETER        | (INPUT) | (OUTPUT) | MIN                | MAX  | MIN                | MAX   | MIN                | MAX  | UNIT |
| t <sub>PLH</sub> | A or B  | B or A   | 0                  | 0.8  | 0                  | 0.6   | 0                  | 0.3  | 20   |
| t <sub>PHL</sub> | AUID    | BUIA     | 0                  | 1.2  | 0                  | 1     | 0                  | 0.5  | ns   |

### Switching Characteristics

over recommended operating free-air temperature range,  $V_{GATE} = 2.5 \text{ V}$ ,  $V_{IH} = 2.5 \text{ V}$ ,  $V_{IL} = 0$ , and  $V_{M} = 0.75 \text{ V}$ (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | C <sub>L</sub> = 5 | 0 pF | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |     | UNIT |
|------------------|---------|----------|--------------------|------|------------------------|-----|------------------------|-----|------|
| FARAMETER        | (INPUT) | (OUTPUT) | MIN                | MAX  | MIN                    | MAX | MIN                    | MAX | UNIT |
| t <sub>PLH</sub> | A or B  | B or A   | 0                  | 1    | 0                      | 0.7 | 0                      | 0.4 | 20   |
| t <sub>PHL</sub> | AUD     | BUIA     | 0                  | 1.3  | 0                      | 1   | 0                      | 0.6 | ns   |

AC Performance (Translating Up) Switching Characteristics over recommended operating free-air temperature range,  $V_{GATE} = 3.3$  V,  $V_{IH} = 2.3$  V,  $V_{IL} = 0$ ,  $V_T = 3.3$  V,  $V_M = 1.15$  V, and  $R_1 = 300 \Omega$  (unless otherwise noted) (see Figure 1)  $R_1 = 300 \Omega$  (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM TO |          | TO C <sub>L</sub> = 50 pF C <sub>L</sub> = 30 pF |         | C <sub>L</sub> = 15 pF | UNIT |
|------------------|---------|----------|--------------------------------------------------|---------|------------------------|------|
| FARAINETER       | (INPUT) | (OUTPUT) | MIN MAX                                          | MIN MAX | MIN MAX                | UNIT |
| t <sub>PLH</sub> | A or B  | B or A   | 0 0.9                                            | 0 0.6   | 0 0.4                  | 20   |
| t <sub>PHL</sub> | AULP    | BUIA     | 0 1.4                                            | 0 1.1   | 0 0.7                  | ns   |

## **Switching Characteristics**

over recommended operating free-air temperature range,  $V_{GATE} = 2.5$  V,  $V_{IH} = 1.5$  V,  $V_{IL} = 0$ ,  $V_T = 2.5$  V,  $V_M = 0.75$  V, and  $R_1 = 300 \Omega$  (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | C <sub>L</sub> = 5 | 0 pF | C <sub>L</sub> = 3 | 0 pF | C <sub>L</sub> = 1 | 5 pF | UNIT |
|------------------|---------|----------|--------------------|------|--------------------|------|--------------------|------|------|
| PARAMIETER       | (INPUT) | (OUTPUT) | MIN                | MAX  | MIN                | MAX  | MIN                | MAX  | UNIT |
| t <sub>PLH</sub> | A or B  | B or A   | 0                  | 1    | 0                  | 0.6  | 0                  | 0.4  | 20   |
| t <sub>PHL</sub> | AUD     | DOLA     | 0                  | 1.3  | 0                  | 1.3  | 0                  | 0.8  | ns   |

# SN74TVC3306 **DUAL VOLTAGE CLAMP**

TEXAS STRUMENTS www.ti.com

SCDS112C-MARCH 2001-REVISED MARCH 2005



NOTES: A. CL includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- C. The outputs are measured one at a time, with one transition per measurement.



SCDS112C-MARCH 2001-REVISED MARCH 2005



## APPLICATION INFORMATION

(1) V<sub>REF</sub> and V<sub>BIAS</sub> can be applied to any one of the pass transistors. GATE must be connected externally to V<sub>BIAS</sub>.

### Figure 2. Typical Application Circuit

For the clamping configuration, the common GATE input must be connected to one side (An or Bn) of any one of the pass transistors, making that the V<sub>BIAS</sub> connection of the reference transistor and the opposite side (Bn or An) the V<sub>REF</sub> connection. When V<sub>BIAS</sub> is connected through a 200-k $\Omega$  resistor to a 3-V to 5.5-V V<sub>CC</sub> supply and V<sub>REF</sub> is set to 0 V to V<sub>CC</sub> – 0.6 V, the output of each switch has a maximum clamp voltage equal to V<sub>REF</sub>. A filter capacitor on V<sub>BIAS</sub> is recommended.

### **Application Operating Conditions**

see Figure 2

|                   |                                | MIN                    | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|--------------------------------|------------------------|--------------------|------|------|
| V <sub>BIAS</sub> | BIAS voltage                   | V <sub>REF</sub> + 0.6 | 2.1                | 5    | V    |
| V <sub>GATE</sub> | GATE voltage                   | V <sub>REF</sub> + 0.6 | 2.1                | 5    | V    |
| $V_{REF}$         | Reference voltage              | 0                      | 1.5                | 4.4  | V    |
| V <sub>DPU</sub>  | Drain pullup voltage           | 2.36                   | 2.5                | 2.64 | V    |
| I <sub>PASS</sub> | Pass-transistor current        |                        | 14                 |      | mA   |
| I <sub>REF</sub>  | Reference-transistor current   |                        | 5                  |      | μA   |
| T <sub>A</sub>    | Operating free-air temperature | -40                    |                    | 85   | °C   |

(1) All typical values are at  $T_A = 25^{\circ}C$ .

20-Mar-2006

### PACKAGING INFORMATION

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| SN74TVC3306DCTR   | ACTIVE                | SM8             | DCT                | 8    | 3000           | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74TVC3306DCTRE4 | ACTIVE                | SM8             | DCT                | 8    | 3000           | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74TVC3306DCUR   | ACTIVE                | US8             | DCU                | 8    | 3000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74TVC3306DCURE4 | ACTIVE                | US8             | DCU                | 8    | 3000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD**: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MECHANICAL DATA**

MPDS049B - MAY 1999 - REVISED OCTOBER 2002

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

DCT (R-PDSO-G8)

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. Falls within JEDEC MO-187 variation DA.





### DCU (R-PDSO-G8) PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)

- Β. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-187 variation CA.



### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

Applications

## Products

| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
|------------------|------------------------|--------------------|---------------------------|
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        |                    |                           |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated

Wireless

www.ti.com/wireless