#### **FEATURES** - 25, 35, 45 ns Read Access & R/W Cycle Time - Unlimited Read/Write Endurance - Automatic Non-volatile STORE on Power Loss - Non-Volatile STORE Under Hardware or Software Control - Automatic RECALL to SRAM on Power Up - Unlimited RECALL Cycles - 200K STORE Cycles - 20-Year Non-volatile Data Retention - Single 3V +20%, -10% Power Supply - Commercial, Industrial Temperatures - Small Footprint SOIC & SSOP Packages (RoHS-Compliant #### **DESCRIPTION** The Simtek STK14D88 is a 256Kb fast static RAM with a non-volatile Quantum Trap storage element included with each memory cell. The SRAM provides the fast access & cycle times, ease of use and unlimited read & write endurance of a normal SRAM. Data transfers automatically to the non-volatile storage cells when power loss is detected (the *STORE* operation). On power up, data is automatically restored to the SRAM (the *RECALL* operation). Both STORE and RECALL operations are also available under software control. The Simtek nvSRAM is the first monolithic non-volatile memory to offer unlimited writes and reads. It is the highest performance, most reliable non-volatile memory available. # BLOCK DIAGRAM ### PIN DESCRIPTIONS | Pin Name | I/O | Description | | | | | | |----------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A <sub>14</sub> -A <sub>0</sub> | Input | Address: The 15 address inputs select one of 32,768 bytes in the nvSRAM array | | | | | | | DQ <sub>7</sub> -DQ <sub>0</sub> | I/O | Data: Bi-directional 8-bit data bus for accessing the nvSRAM | | | | | | | Ē | Input | Chip Enable: The active low $\overline{E}$ input selects the device | | | | | | | W | Input | Write Enable: The active low $\overline{W}$ enables data on the DQ pins to be written to the address location latched by the falling edge of $\overline{E}$ | | | | | | | G | Input | Output Enable: The active low $\overline{G}$ input enables the data output buffers during read cycles. De-asserting $\overline{G}$ high caused the DQ pins to tri-state. | | | | | | | V <sub>CC</sub> | Power Supply | Power: 3.0V, +20%, -10% | | | | | | | HSB | I/O | Hardware Store Busy: When low this output indicates a Store is in progress. When pulled low external to the chip, it will initiate a nonvolatile STORE operation. A weak pull up resistor keeps this pin high if not connected. (Connection Optional). | | | | | | | V <sub>CAP</sub> | Power Supply | Autostore Capacitor: Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile storage elements. | | | | | | | V <sub>SS</sub> | Power Supply | Ground | | | | | | | (Blank) | No Connect | Unlabeled pins have no internal connections. | | | | | | ## **ABSOLUTE MAXIMUM RATINGS**<sup>a</sup> | Voltage on Input Relative to Ground | –0.5V to 4.1V | |----------------------------------------------|------------------------------| | Voltage on Input Relative to V <sub>SS</sub> | $-0.5V$ to $(V_{CC} + 0.5V)$ | | Voltage on DQ <sub>0-7</sub> or HSB | | | Temperature under Bias | 55°C to 125°C | | Junction Temperature | –55°C to 140°C | | Storage Temperature | 65°C to 150°C | | Power Dissipation | 1W | | DC Output Current (1 output at a time, 1s du | ration) 15mA | Note a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Package Thermal Characteristics - See Website: http://www.simtek.com #### DC CHARACTERISTICS $(V_{CC} = 2.7V-3.6V)$ | CVMDO | DADAMETER | СОММ | ERCIAL | INDU | ISTRIAL | LINETO | NOTES | |-------------------|--------------------------------------------------------------------------------|----------------------|-----------------------|----------------------|-----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNITS | NOTES | | I <sub>CC1</sub> | Average V <sub>CC</sub> Current | | | | | | | | | | | 65<br>55<br>50 | | 70<br>60<br>55 | mA<br>mA<br>mA | t <sub>AVAV</sub> = 25ns t <sub>AVAV</sub> = 35ns t <sub>AVAV</sub> = 45ns Dependent on output loading and cycle rate. Values obtained without output loads. | | I <sub>CC2</sub> | Average V <sub>CC</sub> Current during STORE | | 3 | 36 | 0311 | mA | All Inputs Don't Care, V <sub>CC</sub> = max<br>Average current for duration of STORE<br>cycle (t <sub>STORE</sub> ) | | I <sub>CC3</sub> | Average V <sub>CC</sub> Current at t <sub>AVAV</sub> = 200ns 3V, 25°C, Typical | P | 10 | • | 10 | mA | $\overline{W} \ge (V_{CC} - 0.2V)$ All Other Inputs Cycling at CMOS Levels Dependent on output loading and cycle rate. Values obtained without output loads. | | I <sub>CC4</sub> | Average V <sub>CAP</sub> Current during<br>AutoStore™ Cycle | | 3 | | 3 | mA | All Inputs Don't Care<br>Average current for duration of STORE<br>cycle (t <sub>STORE</sub> ) | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current<br>(Standby, Stable CMOS Levels) | | 3 | | 3 | mA | $\overline{E} \ge (V_{CC} \text{ -0.2V})$<br>All Others $V_{IN} \le 0.2V$ or $\ge (V_{CC} \text{ -0.2V})$<br>Standby current level after nonvolatile cycle complete | | I <sub>ILK</sub> | Input Leakage Current | | ±1 | | ±1 | μΑ | $V_{CC}$ = max<br>$V_{IN}$ = $V_{SS}$ to $V_{CC}$ | | I <sub>OLK</sub> | Off-State Output Leakage Current | | ±1 | | ±1 | μΑ | $V_{CC}$ = max $V_{IN}$ = $V_{SS}$ to $V_{CC}$ , $\overline{E}$ or $\overline{G} \ge V_{IH}$ | | V <sub>IH</sub> | Input Logic "1" Voltage | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | V | All Inputs | | $V_{IL}$ | Input Logic "0" Voltage | V <sub>SS</sub> -0.5 | 8.0 | V <sub>SS</sub> -0.5 | 0.8 | V | All Inputs | | V <sub>OH</sub> | Output Logic "1" Voltage | 2.4 | | 2.4 | | V | I <sub>OUT</sub> =– 2mA | | V <sub>OL</sub> | Output Logic "0" Voltage | | 0.4 | | 0.4 | V | I <sub>OUT</sub> = 4mA | | T <sub>A</sub> | Operating Temperature | 0 | 70 | -40 | 85 | °C | | | V <sub>CC</sub> | Operating Voltage | 2.7 | 3.6 | 2.7 | 3.6 | V | 3.3V + 0.3V | | V <sub>CAP</sub> | Storage Capacitance | 17 | 120 | 17 | 120 | μF | Between $V_{CAP}$ pin and $V_{SS}$ , 5V rated. | | $NV_C$ | Nonvolatile STORE operations | 200 | | 200 | | K | | | DATA <sub>R</sub> | Data Retention | 20 | | 20 | | Years | @ 55 deg C | Note: The HSB pin has $I_{OUT}$ =-10 uA for $V_{OH}$ of 2.4 V, this parameter is characterized but not tested. #### **AC TEST CONDITIONS** | Input Pulse Levels | 3V | |------------------------------------------|------| | Input Rise and Fall Times | วิทธ | | Input and Output Timing Reference Levels | | | Output Load See Figure 1 an | d 2 | ## **CAPACITANCE**<sup>b</sup> $(T_A = 25^{\circ}C, f = 1.0MHz)$ | SYMBOL | SYMBOL PARAMETER C <sub>IN</sub> Input Capacitance | | UNITS | CONDITIONS | |------------------|-----------------------------------------------------|---|-------|--------------| | C <sub>IN</sub> | | | pF | ΔV = 0 to 3V | | C <sub>OUT</sub> | Output Capacitance | 7 | pF | ΔV = 0 to 3V | Note b: These parameters are guaranteed but not tested. Figure 1: AC Output Loading Figure 2: AC Output Loading for Tristate Specs ( $t_{HZ}$ , $t_{LZ}$ , $t_{WLQZ}$ , $t_{WHQZ}$ , $t_{GLQX}$ , $t_{GHQZ}$ ) #### SRAM READ CYCLES #1 & #2 | NO | | SYMBOLS | | DADAMETED | STK14 | D88-25 | STK14 | D88-35 | STK14 | D88-45 | LINUTO | |-----|--------------------------------|----------------------------------|------------------|-----------------------------------|-------|--------|-------|--------|-------|--------|--------| | NO. | #1 | #2 | Alt. | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | 1 | | t <sub>ELQV</sub> | t <sub>ACS</sub> | Chip Enable Access Time | | 25 | | 35 | | 45 | ns | | 2 | t <sub>AVAV</sub> <sup>c</sup> | t <sub>AVAV</sub> <sup>c</sup> | t <sub>RC</sub> | Read Cycle Time | 25 | | 35 | | 45 | | ns | | 3 | t <sub>AVQV</sub> <sup>d</sup> | t <sub>AVQV</sub> <sup>d</sup> | t <sub>AA</sub> | Address Access Time | | 25 | | 35 | | 45 | ns | | 4 | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable to Data Valid | | 12 | | 15 | | 20 | ns | | 5 | t <sub>AXQX</sub> d | t <sub>AXQX</sub> <sup>d</sup> | t <sub>OH</sub> | Output Hold after Address Change | 3 | | 3 | | 3 | | ns | | 6 | | t <sub>ELQX</sub> | t <sub>LZ</sub> | Chip Enable to Output Active | 3 | | 3 | | 3 | | ns | | 7 | | t <sub>EHQZ</sub> e | t <sub>HZ</sub> | Chip Disable to Output Inactive | | 10 | | 13 | | 15 | ns | | 8 | | t <sub>GLQX</sub> | t <sub>OLZ</sub> | Output Enable to Output Active | 0 | | 0 | | 0 | | ns | | 9 | | t <sub>GHQZ</sub> e | t <sub>OHZ</sub> | Output Disable to Output Inactive | | 10 | | 13 | | 15 | ns | | 10 | | t <sub>ELICCH</sub> <sup>b</sup> | t <sub>PA</sub> | Chip Enable to Power Active | 0 | | 0 | | 0 | | ns | | 11 | | t <sub>EHICCL</sub> b | t <sub>PS</sub> | Chip Disable to Power Standby | | 25 | | 35 | | 45 | ns | Note c: W must be high during SRAM READ cycles. Note d: Device is continuously selected with $\overline{E}$ and $\overline{G}$ both low Note e: Measured $\pm$ 200mV from steady state output voltage. ## SRAM READ CYCLE #2: E Controlled<sup>c,f</sup> #### **SRAM WRITE CYCLES #1 & #2** | NO. | ; | SYMBOLS | | DADAMETED | STK14 | D88-25 | STK14 | D88-35 | STK1 | 088-45 | LIMITO | |-----|------------------------|-------------------|-----------------|----------------------------------|-------|--------|-------|--------|------|--------|--------| | NO. | #1 | #2 | Alt. | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | 12 | t <sub>AVAV</sub> | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time | 25 | | 35 | | 45 | | ns | | 13 | t <sub>WLWH</sub> | t <sub>WLEH</sub> | t <sub>WP</sub> | Write Pulse Width | 20 | | 25 | | 30 | | ns | | 14 | t <sub>ELWH</sub> | t <sub>ELEH</sub> | t <sub>CW</sub> | Chip Enable to End of Write | 20 | | 25 | | 30 | | ns | | 15 | t <sub>DVWH</sub> | t <sub>DVEH</sub> | t <sub>DW</sub> | Data Set-up to End of Write | 10 | | 12 | | 15 | | ns | | 16 | t <sub>WHDX</sub> | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold after End of Write | 0 | | 0 | | 0 | | ns | | 17 | t <sub>AVWH</sub> | t <sub>AVEH</sub> | t <sub>AW</sub> | Address Set-up to End of Write | 20 | | 25 | | 30 | | ns | | 18 | t <sub>AVWL</sub> | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Set-up to Start of Write | 0 | | 0 | | 0 | | ns | | 19 | t <sub>WHAX</sub> | t <sub>EHAX</sub> | t <sub>WR</sub> | Address Hold after End of Write | 0 | | 0 | | 0 | | ns | | 20 | t <sub>WLQZ</sub> e, g | | t <sub>WZ</sub> | Write Enable to Output Disable | | 10 | | 13 | | 15 | ns | | 21 | t <sub>WHQX</sub> | | t <sub>OW</sub> | Output Active after End of Write | 3 | | 3 | | 3 | | ns | Note g: If $\overline{W}$ is low when $\overline{E}$ goes low, the outputs remain in the high-impedance state. Note h: $\overline{E}$ or $\overline{W}$ must be $\geq V_{IH}$ during address transitions. ## SRAM WRITE CYCLE #2: E Controlled<sup>g,h</sup> #### AutoStore™/POWER-UP RECALL | NO. | SYMI | BOLS | PARAMETER | | 4D88 | UNITS | NOTES | |-----|----------------------|-------------------|---------------------------|-----|------|-------|-------| | NO. | Standard | Alternate | PARAMETER | MIN | MAX | UNITS | NOTES | | 22 | t <sub>HRECALL</sub> | | Power-up RECALL Duration | | 20 | ms | i | | 23 | t <sub>STORE</sub> | t <sub>HLHZ</sub> | STORE Cycle Duration | | 12.5 | ms | j,k | | 24 | V <sub>SWITCH</sub> | | Low Voltage Trigger Level | | 2.65 | V | | | 25 | V <sub>CCRISE</sub> | | V <sub>CC</sub> Rise Time | 150 | | μs | | Note i: $t_{\mbox{\scriptsize HRECALL}}$ starts from the time $V_{\mbox{\scriptsize CC}}$ rises above $V_{\mbox{\scriptsize SWITCH}}$ Note j: If an SRAM WRITE has not taken place since the last nonvolatile cycle, no STORE will take place Note k: Industrial Grade Devices require 15 ms MAX. ### AutoStore™/POWER-UP RECALL Note: Read and Write cycles will be ignored during STORE, RECALL and while $V_{CC}$ is below $V_{SWITCH}$ ## SOFTWARE-CONTROLLED STORE/RECALL CYCLE<sup>I, m</sup> | NO | Symbols | | DADAMETED | STK14D88-35 | | STK14I | 088-35 | STK14E | 088-45 | LINITO | NOTES | |-----|---------------------|-----------------|------------------------------------|-------------|-----|--------|--------|--------|--------|--------|-------| | NO. | E Cont | Alternate | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | 26 | t <sub>AVAV</sub> | t <sub>RC</sub> | STORE/RECALL Initiation Cycle Time | 25 | | 35 | | 45 | | ns | m | | 27 | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | 0 | | ns | | | 28 | t <sub>ELEH</sub> | t <sub>CW</sub> | Clock Pulse Width | 20 | | 25 | | 30 | | ns | | | 29 | t <sub>EHAX</sub> | | Address Hold Time | 1 | | 1 | | 1 | | ns | | | 30 | t <sub>RECALL</sub> | | RECALL Duration | | 50 | | 50 | | 50 | μs | | Note I: The software sequence is clocked with $\overline{\mathsf{E}}$ controlled READs Note m: The six consecutive addresses must be read in the order listed in the Mode Selection Table. $\overline{W}$ must be high during all six consecutive cycles. ## **SOFTWARE STORE/RECALL CYCLE**: E CONTROLLED<sup>m</sup> #### HARDWARE STORE CYCLE | Ī | | SYMI | BOLS | PARAMETER | STK1 | 4D88 | UNITS | NOTES | |---|----|--------------------|-------------------|---------------------------------|------|------|-------|-------| | | | Standard | Alternate | FARAMETER | MIN | MAX | | NOTES | | | 31 | t <sub>DELAY</sub> | t <sub>HLQZ</sub> | Hardware STORE to SRAM Disabled | 1 | 70 | μs | n | | Î | 32 | t <sub>HLHX</sub> | | Hardware STORE Pulse Width | 15 | | ns | | Note n: Read and Write cycles in Progress before HSB is asserted are given this amount of time to complete ## HARDWARE STORE CYCLE ## **Soft Sequence Commands** | NO. | SYMBOLS | PARAMETER | STK14<br>D88 | | UNITS | NOTES | |-----|-----------------|-------------------------------|--------------|-----|-------|-------| | | Standard | 1 | MIN | MAX | | | | 34 | t <sub>SS</sub> | Soft Sequence Processing Time | | 70 | μs | o,p | #### Notes: - o: This is the amount of time that it takes to take action on a soft sequence command. Vcc power must remain high to effectively register command. - p: Commands like Store and Recall lock out I/O until operation is complete which further increases this time. See specific command. ## STK14D88 #### **MODE SELECTION** | Ē | w | G | A <sub>13</sub> -A <sub>0</sub> | Mode | I/O | Power | Notes | |---|---|---|----------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------|-------| | Н | Х | Х | Х | Not Selected | Output High Z | Standby | | | L | Н | L | Х | Read SRAM | Output Data | Active | | | L | L | Х | Х | Write SRAM | Input Data | Active | | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x03F8 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore Disable | Output Data | Active | q,r,s | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x07F0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore Enable | Output Data | Active | q,r,s | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile Store | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active I <sub>CC2</sub> | q,r,s | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile Recall | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active | q,r,s | #### Notes q: The six consecutive addresses must be in the order listed. W must be high during all six consecutive cycles to enable a nonvolatile cycle. r: While there are 15 addresses on the STK14D88, only the lower 14 are used to control software modes s: I/O state depends on the state of $\overline{\text{G}}.$ The I/O table shown assumes $\overline{\text{G}}$ low ## **nvSRAM OPERATION** #### nvSRAM The STK14D88 nvSRAM is made up of two functional components paired in the same physical cell. These are the SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates like a standard fast static RAM. Data in the SRAM can be transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture allows all cells to be stored and recalled in parallel. During the STORE and RECALL operations SRAM READ and WRITE operations are inhibited. The STK14D88 supports unlimited read and writes like a typical SRAM. In addition, it provides unlimited RECALL operations from the nonvolatile cells and up to 200K STORE operations. #### **SRAM READ** The STK14D88 performs a READ cycle whenever $\overline{E}$ and $\overline{G}$ are low while $\overline{W}$ and $\overline{HSB}$ are high. The address specified on pins $A_{0-16}$ determine which of the 32,768 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of $t_{AVQV}$ (READ cycle #1). If the READ is initiated by $\overline{E}$ and $\overline{G}$ , the outputs will be valid at $t_{ELQV}$ or at $t_{GLQV}$ , whichever is later (READ cycle #2). The data outputs will repeatedly respond to address changes within the $t_{AVQV}$ access time without the need for transitions on any control input pins, and will remain valid until another address change or until $\overline{E}$ or $\overline{G}$ is brought high, or $\overline{W}$ and $\overline{HSB}$ is brought low. Figure 3: AutoStore Mode #### **SRAM WRITE** A WRITE cycle is performed whenever $\overline{E}$ and $\overline{W}$ are low and $\overline{HSB}$ is high. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either $\overline{E}$ or $\overline{W}$ goes high at the end of the cycle. The data on the common I/O pins DQ0-7 will be written into memory if it is valid $t_{DVWH}$ before the end of a $\overline{W}$ controlled WRITE or $t_{DVEH}$ before the end of an $\overline{E}$ controlled WRITE. It is recommended that $\overline{G}$ be kept high during the entire WRITE cycle to avoid data bus contention on common I/O lines. If $\overline{G}$ is left low, internal circuitry will turn off the output buffers $t_{WLQZ}$ after $\overline{W}$ goes low. ### **AutoStore OPERATION** The STK14D88 stores data to nvSRAM using one of three storage operations. These three operations are Hardware Store (activated by HSB), Software Store (activated by an address sequence), and AutoStore (on power down). AutoStore operation is a unique feature of Simtek QuanumTrap technology is enabled by default on the STK14D88. During normal operation, the device will draw current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge will be used by the chip to perform a single STORE operation. If the voltage on the $V_{CC}$ pin drops below $V_{SWITCH}$ , the part will automatically disconnect the $V_{CAP}$ pin from $V_{CC}$ . A STORE operation will be initiated with power provided by the $V_{CAP}$ capacitor. Figure 3 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. Refer to the DC CHARACTERISTICS table for the size of $V_{CAP}$ . The voltage on the $V_{CAP}$ pin is driven to 5V by a charge pump internal to the chip. A pull up should be placed on $\overline{W}$ to hold it inactive during power up. To reduce unneeded nonvolatile stores, AutoStore and Hardware Store operations will be ignored unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a WRITE operation ## **STK14D88** has taken place. The $\overline{\text{HSB}}$ signal can be monitored by the system to detect an AutoStore cycle is in progress. ## HARDWARE STORE (HSB) OPERATION The STK14D88 provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin can be used to request a hardware STORE cycle. When the HSB pin is driven low, the STK14D88 will conditionally initiate a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle will only begin if a WRITE to the SRAM took place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven low to indicate a busy condition while the STORE (initiated by any means) is in progress. This pin should be externally pulled up if it is used to drive other inputs. SRAM READ and WRITE operations that are in progress when HSB is driven low by any means are given time to complete before the STORE operation is initiated. After HSB goes low, the STK14D88 will continue SRAM operations for t<sub>DELAY</sub>. During t<sub>DELAY</sub>, multiple SRAM READ operations may take place. If a WRITE is in progress when HSB is pulled low, it will be allowed a time, t<sub>DELAY</sub>, to complete. However, any SRAM WRITE cycles requested after HSB goes low will be inhibited until HSB returns high. If HSB is not used, it should be left unconnected. ## HARDWARE RECALL (POWER-UP) During power up or after any low-power condition ( $V_{CC}$ < $V_{SWITCH}$ ), an internal RECALL request will be latched. When $V_{CC}$ once again exceeds the sense voltage of $V_{SWITCH}$ , a RECALL cycle will automatically be initiated and will take $t_{HRECALL}$ to complete. #### SOFTWARE STORE Data can be transferred from the SRAM to the non-volatile memory by a software address sequence. The STK14D88 software STORE cycle is initiated by executing sequential E controlled READ cycles from six specific address locations in exact order. During the STORE cycle, previous data is erased and then the new data is programmed into the non-volatile elements. Once a STORE cycle is initiated, further memory inputs and outputs are disabled until the cycle is completed. To initiate the software STORE cycle, the following READ sequence must be performed: | 1 | Read Address | 0x0E38 | Valid READ | |---|--------------|--------|----------------------| | 2 | Read Address | 0x31C7 | Valid READ | | 3 | Read Address | 0x03E0 | Valid READ | | 4 | Read Address | 0x3C1F | Valid READ | | 5 | Read Address | 0x303F | Valid READ | | 6 | Read Address | 0x0FC0 | Initiate STORE Cycle | Once the sixth address in the sequence has been entered, the STORE cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles be used in the sequence. After the $t_{STORE}$ cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation. ## SOFTWARE RECALL Data can be transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of $\overline{E}$ controlled READ operations must be performed: | 1 | Read Address | 0x0E38 | Valid READ | |---|--------------|--------|-----------------------| | 2 | Read Address | 0x31C7 | Valid READ | | 3 | Read Address | 0x03E0 | Valid READ | | 4 | Read Address | 0x3C1F | Valid READ | | 5 | Read Address | 0x303F | Valid READ | | 6 | Read Address | 0x0C63 | Initiate RECALL Cycle | Internally, RECALL is a two-step procedure. First, the SRAM data is cleared, and second, the nonvolatile information is transferred into the SRAM cells. After the $t_{RECALL}$ cycle time, the SRAM will once again be ready for READ or WRITE operations. The RECALL operation in no way alters the data in the nonvolatile storage elements. #### **DATA PROTECTION** The STK14D88 protects data from corruption during low-voltage conditions by inhibiting all externally initiated STORE and WRITE operations. The low-volage condition is detected when $V_{\rm CC} < V_{\rm SWITCH}$ . If the STK14D88 is in a WRITE mode (both $\overline{E}$ and $\overline{W}$ low) at power-up, after a RECALL, or after a STORE, the WRITE will be inhibited until a negative transition on $\overline{E}$ or $\overline{W}$ is detected. This protects against inadvertent writes during power up or brown out conditions. #### LOW AVERAGE ACTIVE POWER CMOS technology provides the STK14D88 with the benefit of power supply current that scales with cycle time. Less current will be drawn as the memory cycle time becomes longer than 50 ns. Figure 4 shows the relationship between $I_{CC}$ and READ/WRITE cycle time. Worst-case current consumption is shown for commercial temperature range, $V_{CC}$ =3.6V, and chip enable at maximum frequency. Only standby current is drawn when the chip is disabled. The overall average current drawn by the STK14D88 depends on the following items: - 1 The duty cycle of chip enable - 2 The overall cycle rate for operations - 3 The ratio of READs to WRITEs - 4 The operating temperature - 5 The V<sub>CC</sub> Level - 6 I/O Loading Figure 4 - Current vs. Cycle Time #### **NOISE CONSIDERATIONS** The STK14D88 is a high-speed memory and so must have a high-frequency bypass capacitor of approximately 0.1 $\mu\text{F}$ connected between $V_{CC}$ and $V_{SS}$ , using leads and traces that are a short as possible. As with all high-speed CMOS ICs, careful routing of power, ground, and signals will reduce circuit noise. #### PREVENTING AUTOSTORE The AutoStore function can be disabled by initiating an *AutoStore Disable* sequence. A sequence of READ operations is performed in a manner similar to the software STORE initiation. To initiate the *AutoStore Disable* sequence, the following sequence of E controlled or G controlled READ operations must be performed: | _ | | | | |---|--------------|--------|-------------------| | 1 | Read Address | 0x0E38 | Valid READ | | 2 | Read Address | 0x31C7 | Valid READ | | 3 | Read Address | 0x03E0 | Valid READ | | 4 | Read Address | 0x3C1F | Valid READ | | 5 | Read Address | 0x303F | Valid READ | | 6 | Read Address | 0x03F8 | AutoStore Disable | The AutoStore can be re-enabled by initiating an $AutoStore\ Enable$ sequence. A sequence of READ operations is performed in a manner similar to the software RECALL initiation. To initiate the $AutoStore\ Enable$ sequence, the following sequence of $\overline{E}$ controlled or $\overline{G}$ controlled READ operations must be performed: | _ | | _ | | |---|--------------|--------|------------------| | 1 | Read Address | 0x0E38 | Valid READ | | 2 | Read Address | 0x31C7 | Valid READ | | 3 | Read Address | 0x03E0 | Valid READ | | 4 | Read Address | 0x3C1F | Valid READ | | 5 | Read Address | 0x303F | Valid READ | | 6 | Read Address | 0x07F0 | AutoStore Enable | If the AutoStore function is disabled or re-enabled, a manual STORE operation (Hardware or Software) needs to be issued to save the AutoStore state through subsequent power down cycles. The part comes from the factory with AutoStore enabled. ### **ORDERING INFORMATION** ### **STK14D88-R F 45 I TR** ## **Ordering Codes** | Part Number | Description | Temperature | |------------------|---------------------------------------|-------------| | STK14D88-NF25 | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Commercial | | STK14D88-NF35 | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Commercial | | STK14D88-NF45 | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Commercial | | STK14D88-NF25TR | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Commercial | | STK14D88-NF35TR | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Commercial | | STK14D88-NF45TR | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Commercial | | STK14D88-RF25 | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Commercial | | STK14D88-RF35 | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Commercial | | STK14D88-RF45 | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Commercial | | STK14D88-RF25TR | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Commercial | | STK14D88-RF35TR | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Commercial | | STK14D88-RF45TR | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Commercial | | STK14D88-NF25I | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Industrial | | STK14D88-NF35I | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Industrial | | STK14D88-NF45I | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Industrial | | STK14D88-NF25ITR | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Industrial | | STK14D88-NF35ITR | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Industrial | | STK14D88-NF45ITR | 3V 32Kx 8 AutoStore nvSRAM SOP32-300 | Industrial | | STK14D88-RF25I | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Industrial | | STK14D88-RF35I | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Industrial | | STK14D88-RF45I | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Industrial | | STK14D88-RF25ITR | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Industrial | | STK14D88-RF35ITR | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Industrial | | STK14D88-RF45ITR | 3V 32Kx 8 AutoStore nvSRAM SSOP48-300 | Industrial | ## **PACKAGE DRAWINGS** ### 32 Pin 300 mil SOIC ## 48 Pin 300 mil SSOP ## **STK14D88** ## **Document Revision History** | Rev | Date | Change | | | | |-----|---------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------|-------------------------------------| | 1.0 | December 2004 | Initial Revision | | | | | 1.1 | February 2005 | Fixed Number of pins typographical error, "R" package on Order Information Page, Corrected to 48 pins from incorrect value of 40 | | | | | 1.3 | August 2005 | | | | | | | | Parameter | Old Value | New Value | Notes | | | | I <sub>CC3</sub> Max Com | . 5 mA | 10 mA | | | | | I <sub>CC3</sub> Max Ind. | 5 mA | 10 mA | | | | | I <sub>SB</sub> Max Com. | 2 mA | 3 mA | | | | | I <sub>SB</sub> Max Ind. | 2 mA | 3 mA | | | 1.4 | December 2005 | | | 18 | | | | | Parameter | Old Value | New Value | Notes | | | | t <sub>RECALL</sub> | 60 us<br>Undefined | 50 us<br>70 us | Typographical Error<br>In Datasheet | | | | .55 | | | New Nonvolatile | | | | NV <sub>C</sub> | 1 Million | 500K | Store Cycle Spec | | | | | 100 Years at | 20 Years @ | | | | | | Unspecified | Max | New Data Retention | | | | DATA <sub>R</sub> | Temperature | Temperature | Specification | | 1.5 | February 2006 | Added back a missing Mode table. | | | | | 1.6 | March 2006 | Removed "Leaded" Lead Finish package offering | | | | | 1.7 | February 2007 | Added tape and reel ordering option | |-----|---------------|-------------------------------------| | | | Added product order code listing | | | | Added package drawings | | | | Reformatted entire document | | | | Deleted G-Controlled Soft Sequence | | Parameter | Old Value | New Value | Notes | |---------------------------------------|------------|------------|----------------------| | | | | New Nonvolatile | | $NV_C$ | 500K | 200K | Store Cycle Spec | | | 20 Years @ | 20 Years @ | New Data Retention | | $DATA_R$ | 85 C | 55 C | Spec | | V <sub>SWITCH</sub> Min. | 2.55 V | | No Min. Spec | | | | | | | I <sub>OUT</sub> (HSB) | | -10 uA | Not Specified Before | | $t_{\sf ELAX},t_{\sf GLAX}$ | 20 ns | 40_ | Removed | | t <sub>EHAX</sub> , t <sub>GHAX</sub> | | 1 ns | New Spec | | t <sub>DELAY</sub> Max. | 3: 31 | 70 us | New Spec | | t <sub>HLBL</sub> | 300ns | C | Spec Not Required | | t <sub>ss</sub> | 70 uS Min. | 70 uS Max. | Туро | SIMTEK STK14D88 Datasheet, February 2007 Copyright 2007, Simtek Corporation. All rights reserved. This datasheet may only be printed for the expressed use of Simtek Customers. No part of the datasheet may be reproduced in any other form or means without the express written permission from Simtek Corporation. The information contained in this publication is believed to be accurate, but changes may be made without notice. Simtek does not assume responsibility for, or grant or imply any warranty, including MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE regarding this information, the product or its use. Nothing herein constitutes a license, grant or transfer of any rights to any Simtek patent, copyright, trademark, or other proprietary right.