



# **TC500 TC500A TC510 TC514**

# **PRECISION ANALOG FRONT ENDS**

## **FEATURES**

- **Precision (up to 17 Bits) A/D Converter "Front End"**
- **3-Pin Control Interface to Microprocessor**
- **Flexible: User Can Trade-Off Conversion Speed for Resolution**
- **Single Supply Operation (TC510/514)**
- **4 Input, Differential Analog MUX (TC514)**
- **Automatic Input Voltage Polarity Detection**
- Low Power Dissipation ...........TC500/500A: 10mW **TC510/514: 18mW**
- **Wide Analog Input Range .......**±**4.2V (TC500A/510)**
- **Directly Accepts Bipolar and Differential Input Signals**

## **ORDERING INFORMATION**



### **FUNCTIONAL BLOCK DIAGRAM**

## **GENERAL DESCRIPTION**

The TC500/500A/510/514 family are precision analog front ends that implement dual slope A/D converters having a maximum resolution of 17 bits plus sign. As a minimum, each device contains the integrator, zero crossing comparator and processor interface logic. The TC500 is the base (16 bit max) device and requires both positive and negative power supplies. The TC500A is identical to the TC500, except it has improved linearity allowing it to operate to a maximum resolution of 17 bits. The TC510 adds an onboard negative power supply converter for single supply operation. The TC514 adds both a negative power supply converter and a 4 input differential analog multiplexer.

Each device has the same processor control interface consisting of 3 wires: control inputs A and B and zerocrossing comparator output (CMPTR). The processor manipulates A, B to sequence the TC5xx through four phases of conversion: Auto Zero, Integrate, Deintegrate and Integrator Zero. During the Auto Zero phase, offset voltages in the TC5xx are corrected by a closed-loop feedback mechanism. The input voltage is applied to the integrator during the Integrate phase. This causes an integrator output dv/dt directly proportional to the magnitude of the input voltage. The higher the input voltage, the greater the magnitude of the voltage stored on the integrator during this phase. At the start of the Deintegrate phase, an external voltage reference is applied to the integrator, and at the same time, the external host processor starts its on-board timer. The processor main-



TC500/A/510/514-3 10/3/96

# **TC500 TC500A TC510 TC514**

## **GENERAL DESCRIPTION** (Cont.)

tains this state until a transition occurs on the CMPTR output, at which time the processor halts its timer. The resulting timer count is the converted analog data. Integrator Zero (the final phase of conversion) removes any residue remaining in the integrator in preparation for the next conversion.

The TC500/500A/510/514 offer high resolution (up to 17 bits) superior 50Hz/60Hz noise rejection, low power operation, minimum I/O connections, low input bias currents and lower cost compared to other converter technologies having similar conversion speeds.

## **ABSOLUTE MAXIMUM RATINGS\***



### TC500/500A Negative Supply Voltage



\* Static-sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may **EFFECT COMPANY** 

### **ELECTRICAL CHARACTERISTICS:** TC510/514: V<sub>DD</sub> = +5V, TC500/500A: V<sub>S</sub> = ±5V unless otherwise specified.  $C_{AZ} = C_{REF} = 0.47 \mu F$



**TC500 TC500A TC510 TC514**

## **ELECTRICAL CHARACTERISTICS:** (Cont.)



**NOTES:** 1. Integrate time ≥ 66msec, auto-zero time ≥ 66msec, V<sub>INT</sub> (peak) ≈ 4V.

2. End point linearity at  $\pm 1/4$ ,  $\pm 1/2$ ,  $\pm 3/4$  F.S. after full-scale adjustment.

3. Roll-over error is related to C<sub>INT</sub>, C<sub>REF</sub>, C<sub>AZ</sub> characteristics.

# **TC500 TC500A TC510 TC514**

### **PIN CONFIGURATIONS**



# **TC500 TC500A TC510 TC514**

## **PIN DESCRIPTION**



## **TC500 TC500A TC510 TC514**

## **PIN DESCRIPTION** (Cont.)



## **GENERAL THEORY OF OPERATION**

## **Dual-Slope Conversion Principles** (Figure 2)

Actual data conversion is accomplished in two phases: input signal Integration and reference voltage Deintegration.

The integrator output is initialized to 0V prior to the start of Integration. During Integration, analog switch S1 connects  $V_{\text{IN}}$  to the integrator input where it is maintained for a fixed time period ( $t_{\text{INT}}$ ). The application of  $V_{\text{IN}}$  causes the integrator output to depart 0V at a rate determined by the  $magnitude$  of  $V_{IN}$ , and a direction determined by the polarity of V<sub>IN</sub>. The Deintegration phase is initiated immediately at the expiration of  $t_{INT}$ .

During Deintegration, S1 connects a reference voltage (having a polarity opposite that of  $V_{\text{IN}}$ ) to the integrator input. At the same time, an external precision timer is started. The Deintegration phase is maintained until the comparator output changes state, indicating the integrator has returned to its starting point of 0V. When this occurs, the precision timer is stopped. The Deintegration time period  $(t_{DEINT})$ , as measured by the precision timer, is directly proportional to the magnitude of the applied input voltage.

A simple mathematical equation relates the Input Signal, Reference Voltage and Integration time:



# **TC500 TC500A TC510 TC514**

**3**

$$
\frac{1}{R_{INT} C_{INT}} \int_{0}^{t_{INT}} V_{IN} \quad V_{IN} \text{ (t) dt} = \frac{V_{REF} t_{DEINT}}{R_{INT} C_{INT}}
$$

where:

 $V_{REF}$  = Reference Voltage

 $t_{INT}$  = Signal Integration time (fixed)

 $t<sub>DEINT</sub>$  = Reference Voltage Integration time (variable)

For a constant  $V_{IN}$ :

$$
V_{IN} = V_{REF} \frac{t_{DEINT}}{t_{INT}}
$$

The dual-slope converter accuracy is unrelated to the integrating resistor and capacitor values as long as they are stable during a measurement cycle.

An inherent benefit is noise immunity. Input noise spikes are integrated (averaged to zero) during the integration periods. Integrating ADCs are immune to the large conversion errors that plague successive approximation converters in high-noise environments.

Integrating converters provide inherent noise rejection with at least a 20dB/decade attenuation rate. Interference signals with frequencies at integral multiples of the integration period are, theoretically, completely removed since the average value of a sine wave of frequency (1/t) averaged over a period (t) is zero.

Integrating converters often establish the integration period to reject 50/60Hz line frequency interference signals. The ability to reject such signals is shown by a normal mode rejection plot (Figure 4). Normal mode rejection is limited in practice to 50 to 65dB, since the line frequency can deviate by a few tenths of a percent (Figure 3).



**Figure 3. Line Frequency Deviation**



**Figure 4.. Integrating Converter Normal Mode Rejection**

# **TC500/500A/510/514 CONVERTER OPERATION**

The TC500/500A/510/514 incorporates an Auto zero and Integrator phase in addition to the input signal Integrate and reference Deintegrate phases. The addition of these phases reduce system errors and calibration steps, and shorten overrange recovery time. A typical measurement cycle uses all four phases in the following order:

- (1) Auto zero
- (2) Input signal integration
- (3) Reference deintegration
- (4) Integrator output zero

The internal analog switch status for each of these phases is summarized in Table 1. This table is referenced to the Functional Block Diagram on the first page of this data sheet.

## **Auto-Zero Phase** (AZ)

During this phase, errors due to buffer, integrator and comparator offset voltages are nulled out by charging  $C_{A}$ (auto-zero capacitor) with a compensating error voltage.

The external input signal is disconnected from the internal circuitry by opening the two SW<sub>I</sub> switches. The internal input points connect to analog common. The reference capacitor is charged to the reference voltage potential through SWR. A feedback loop, closed around the integrator and comparator, charges the  $C_{AZ}$  capacitor with a voltage to compensate for buffer amplifier, integrator and comparator offset voltages.

# **TC500 TC500A TC510 TC514**

### **Table 1. Internal Analog Gate Status**



\*Assumes a positive polarity input signal. SWR<sub>I</sub> would be closed for a negative input signal.

### **Analog Input Signal Integration Phase** (INT)

The TC5xx integrates the differential voltage between the (V $\bar{h}$ ) and (V $\bar{h}$ ) inputs. The differential voltage must be within the device's common-mode range  $V_{CMR}$ .

The input signal polarity is normally checked via software at the end of this phase:  $CMPTR = 1$  for positive polarity; CMPTR = 0 for negative polarity.

## **Reference Voltage Deintegration Phase** (DINT)

The previously charged reference capacitor is connected with the proper polarity to ramp the integrator output back to zero. An externally-provided, precision timer is used to measure the duration of this phase. The resulting time measurement is proportional to the magnitude of the applied input voltage.

## **Integrator Output Zero Phase** (IZ)

This phase guarantees the integrator output is at 0V when the Auto Zero phase is entered and that only system offset voltages are compensated. This phase is used at the end of the reference voltage deintegration phase and MUST be used for ALL TC5xx applications having resolutions of 12 bits or more. If this phase is not used, the value of the Auto-Zero capacitor  $(C_{AZ})$  must be about 2 to 3 times the value of the integration capacitor  $(C<sub>INT</sub>)$  to reduce the effects of charge-sharing. The Integrator Output Zero phase should be programmed to operate until the Output of the Comparator returns "HIGH". The overall Timing System is shown in Figure 8.

## **ANALOG SECTION**

# Differential Inputs  $(\vee_{\text{IN}}^+, \vee_{\text{IN}})$

The TC5xx operates with differential voltages within the input amplifier common-mode range. The amplifier common-mode range extends from 1.5V below positive supply to 1.5V above negative supply. Within this common-mode voltage range, common-mode rejection is typically 80dB. Full accuracy is maintained, however, when the inputs are no less than 1.5V from either supply.

The integrator output also follows the common-mode voltage. The integrator output must not be allowed to saturate. A worst-case condition exists, for example, when a large, positive common-mode voltage with a near full-scale negative differential input voltage is applied. The negative input signal drives the integrator positive when most of its swing has been used up by the positive common-mode voltage. For these critical applications, the integrator swing can be reduced. The integrator output can swing within 0.9V of either supply without loss of linearity.

## **Analog Common**

Analog common is used as  $V_{IN}$  return during systemzero and reference deintegrate. If  $\vee_{\mathsf{IN}}^-$  is different from analog common, a common-mode voltage exists in the system. This signal is rejected by the excellent CMR of the converter. In most applications,  $V_{IN}^-$  will be set at a fixed known voltage (i.e., power supply common). A common-mode voltage will exist when  $V_{IN}$  is not connected to analog common.

## Differential Reference (V<sub>REF</sub>, V<sub>REF</sub>)

The reference voltage can be anywhere within 1V of the power supply voltage of the converter. Roll-over error is caused by the reference capacitor losing or gaining charge due to stray capacitance on its nodes. The difference in reference for (+) or (–) input voltages will cause a roll-over error. This error can be minimized by using a large reference capacitor in comparison to the stray capacitance.

## **Phase Control Inputs** (A, B)

The A, B unlatched logic inputs select the TC5xx operating phase. The A, B inputs are normally driven by a microprocessor I/O port or external logic.



**3**

## **Comparator Output**

By monitoring the comparator output during the fixed signal integrate time, the input signal polarity can be determined by the microprocessor controlling the conversion. The comparator output is HIGH for positive signals and LOW for negative signals during the signal-integrate phase (see timing diagram).

During the reference deintegrate phase, the comparator output will make a HIGH-to-LOW transition as the integrator output ramp crosses zero. The transition is used to signal the processor that the conversion is complete.

The internal comparator delay is 2µsec, typically. Figure 5 shows the comparator output for large positive and negative signal inputs. For signal inputs at or near zero volts, however, the integrator swing is very small. If commonmode noise is present, the comparator can switch several times during the beginning of the signal-integrate period. To ensure that the polarity reading is correct, the comparator output should be read and stored at the end of the signal integrate phase.

The comparator output is undefined during the Auto-Zero Phase and is used to time the Integrator Output Zero phase. (See Integrator Output Zero Phase of System Timing section).



**Figure 5. Comparator Output**

# **TC500 TC500A TC510 TC514**

## **APPLICATIONS**

### **Component Value Selection**

 The procedure outlined below allows the user to arrive at values for the following TC5xx design variables:

- (1) Integration Phase Timing
- (2) Integrator Timing Components (RINT, CINT)
- (3) Auto Zero and Reference Capacitors
- (4) Voltage Reference

#### **Select Integration Time**

Integration time must be picked as a multiple of the period of the line frequency. For example,  $t_{INT}$  times of 33msec, 66msec and 132msec maximize 60Hz line rejection.

#### **DINT and Iz Phase Timing**

The duration of the DINT phase is a function of the amount of voltage stored on the integrator during TINT, and the value of  $V_{RFF}$ . The DINT phase must be initiated immediately following  $I_{NT}$  and terminated when an integrator output zero-crossing is detected. In general, the maximum number of counts chosen for DINT is twice that of INT (with  $V_{REF}$  chosen at  $V_{IN}$  (max)/2).

### **Calculate Integrating Resistor (RINT)**

The desired full-scale input voltage and amplifier output current capability determine the value of  $R_{INT}$ . The buffer and integrator amplifiers each have a full-scale current of 20µA.

The value of  $R_{INT}$  is therefore directly calculated as follows:

$$
R_{INT}(in M\Omega) = \frac{V_{IN MAX}}{20}
$$

where:  $V_{IN \, MAX}$  = Maximum input voltage (full count voltage)  $R_{INT}$  =Integrating Resistor (in M $\Omega$ ) For loop stability,  $R_{INT}$  should be  $\geq$  50kΩ.

#### Select Reference (C<sub>REF</sub>) and Auto Zero (C<sub>AZ</sub>) Capacitors

 $C_{REF}$  and  $C_{AZ}$  must be low leakage capacitors (such as polypropylene). The slower the conversion rate, the larger the value  $C_{REF}$  must be. Recommended capacitors for  $C_{REF}$ and  $C_{AZ}$  are shown in Table 1. Larger values for  $C_{AZ}$  and C<sub>REF</sub> may also be used to limit roll-over errors.

#### **Table 1. CREE and CAZ Selection**



\*WIMA Corp. listing on the last page of this data sheet.

#### **Calculate Integrating Capacitor (C<sub>INT</sub>)**

The integrating capacitor must be selected to maximize integrator output voltage swing. The integrator output voltage swing is defined as the absolute value of  $V_{DD}$  (or  $V_{SS}$ ) less 0.9V (i.e.,  $|V_{DD}$  – 0.9V or  $|V_{SS}$  +0.9V |). Using the 20 $\mu$ A buffer maximum output current, the value of the integrating capacitor is calculated using the following equation.

$$
C_{INT} = (in \mu F) = \frac{(t_{INT}) (20 \times 10^{-6})}{(V_S - 0.9)}
$$
  
where: t<sub>INT</sub> = Integration Period  

$$
V_S = \text{Applied Supply Voltage}
$$

It is critical that the integrating capacitor has a very low dielectric absorption. Polypropylene capacitors are an example of one such chemistry. Polyester and Polybicarbonate capacitors may also be used in less critical applications. Table 2 summarizes recommended capacitors for  $C<sub>INT</sub>$ .

#### **Table 2. Recommend Capacitor for CINT**



\*WIMA Corp. listing on the last page of this data sheet.

#### **Calculate VREF**

The reference deintegration voltage is calculated using:

$$
V_{REF} (in Volts) = \frac{(V_S - 0.9) (C_{INT}) (R_{INT})}{2(t_{INT})}
$$



**INTEGRATOR ZERO PHASE**

**Figure 7. Overshoot**

## **DESIGN CONSIDERATIONS**

**INTEGRATE PHASE**

#### **Noise**

The threshold noise (NTH) is the algebraic sum of the integrator noise and the comparator noise. This value is typically 30µV. Figure 6 shows how the value of the reference voltage can affect the final count. Such errors can be reduced by increased integration times, in the same way that 50/60Hz noise is rejected. The signal-to-noise ratio is related to the integration time  $(t_{INT})$  and the integration time constant  $(R<sub>INT</sub>)$   $(C<sub>INT</sub>)$  as follows:

$$
\text{S/N (dB)} = 20 \text{ Log } \left( \frac{\text{V}_{\text{IN}}}{30 \times 10^{-6}} \cdot \frac{\text{t}_{\text{INT}}}{(\text{R}_{\text{INT}}) \cdot (\text{C}_{\text{INT}})} \right)
$$

#### **System Timing**

To obtain maximum performance from the TC5xx, the overshoot at the end of the Deintegration phase must be minimized. Also, the Auto Zero phase must be terminated as soon as the comparator output returns high. (See timing diagram, Figure 8).

shoot and properly executing the Integrator Output Zero phase.

### **Auto-Zero Phase**

The length of this phase is usually set to be equal to the Input Signal Integration time. This decision is virtually arbitrary since the magnitudes of the various system errors are not known. Setting the Auto-Zero time equal to the Input Integrate time should be more than adequate to null out system errors. The system may remain in this phase indefinitely, i.e., Auto-Zero is the appropriate idle state for a TC5xx device.

### **Input Signal Integrate Phase**

The length of this phase is constant from one conversion to the next and depends on system parameters and component value selections. The calculation of  $t_{\text{INT}}$  is shown elsewhere in this data sheet. At some point near the end of this phase, the microcontroller should sample CMPTR to determine the input signal polarity. This value is, in effect, the Sign Bit for the overall conversion result. Optimally, CMPTR should be sampled just before this phase is terminated by changing AB from 10 to 11. The consideration here

### **TELCOM SEMICONDUCTOR, INC.** 3-29

**3**

**TC500 TC500A TC510 TC514**

# **TC500 TC500A TC510 TC514**

is that, during the initial stage of input integration when the integrator voltage is low, the comparator may be affected by noise and its output unreliable. Once integration is well underway, the comparator will be in a defined state.

## **Reference Deintegration**

The length of this phase must be precisely measured from the transition of AB from 10 to 11 to the falling edge of CMPTR. The comparator delay contributes some error in timing this phase. The typical delay is specified to be 2µsec. This should be considered in the context of the length of a single count when determining overall system performance and possible single-count errors. Additionally, Overshoot will result in charge accumulating on the integrator after its output crosses zero. This charge must be nulled during the Integrator Output Zero phase.

### **Integrator Output Zero phase**

The comparator delay and the controller's response latency may result in Overshoot causing charge buildup on the integrator at the end of a conversion. This charge must be removed or performance will degrade. The Integrator Output Zero phase should be activated  $(AB = 00)$  until CMPTR goes high. It is absolutely critical that this phase be terminated immediately so that Overshoot is not allowed to occur in the opposite direction. At this point, it can be assured that the integrator is near zero. Auto Zero should be entered  $(AB = 01)$  and the TC5xx held in this state until the next cycle is begun.



**Figure 8. Typical Dual Slope A/D Converter System Timing**

**TC500 TC500A TC510 TC514**

## **Design Example**

- **Given:** Required Resolution: 16 Bits (65,536 counts). Maximum  $V_{IN}$ :  $\qquad \pm 2V$ Power Supply Voltage: +5V 60Hz System
- **Step 1:** Pick integration time  $(t_{\text{INT}})$  as a multiple of the line frequency:

 $1/60$ Hz = 16.6msec. Use  $4x$  line frequency = 66msec

- **Step 2: Calculate R<sub>INT</sub>**  $R<sub>INT</sub>$  (in MΩ) = V<sub>INMAX</sub>/20 = 2/20 =  $100kΩ$
- **Step 3:** Calculate C<sub>INT</sub> for maximum (4V) integrator output swing:

 $C_{\text{INT}}$  (in  $\mu$ F) = (t<sub>INT</sub>) (20 x 10<sup>-6</sup>) / (V<sub>S</sub> – 0.9)  $= (.066) (20 \times 10^{-6}) / (4.1)$ = .32µF (use closest value: 0.33µF)

NOTE: TelCom recommended capacitor: WIMA p/n: MK12 .33/63/10

**Step 4:** Choose C<sub>REF</sub> and C<sub>AZ</sub> based on conversion rate:

Conversions/sec

 $= 1/(t_{AZ} + t_{INT} + 2 t_{INT} + 2$ msec)  $= 1/(66$ msec + 66msec +132msec+2msec) = 3.7 conversions/sec

From which  $C_{AZ} = C_{RFF} = 0.22 \mu F$  (see Table 1)

NOTE: TelCom recommended capacitor: WIMA p/n: MK12 .22/63/10

**Step 5: Calculate V<sub>REF</sub>** 

 $V_{REF}$  (in Volts) = ( $V_S - 0.9$ ) ( $C_{INT}$ ) ( $R_{INT}$ )  $2(t_{\text{INT}})$ 

$$
= (4.1) (0.33 \times 10^{-6}) (10^5) / 2(.066)
$$
  
= 1.025V

### **USING THE TC510/514**

#### **Negative Supply Voltage Converter (TC510, TC514)**

A capacitive charge pump is employed to invert the voltage on  $V_{DD}$  for negative bias within the TC510/514. This voltage is also available on the  $V_{\overline{O} \cup T}$  pin to provide negative bias elsewhere in the system. Two external capacitors are required to perform the conversion.

Timing is generated by an internal state machine driven from an on-board oscillator. During the first phase, capacitor  $C_F$  is switched across the power supply and charged to  $V_S^+$ . This charge is transferred to capacitor  $C_{\text{OUT}}$  during the second phase. The oscillator normally runs at 100kHz to ensure minimum output ripple. This frequency can be reduced by placing a capacitor from OSC to  $V_{DD}$ . The relationship between the capacitor value is shown in the typical characteristics curves at the end of this data sheet.

## **Analog Input Multiplexer (TC514)**

The TC514 is equipped with a four input differential analog multiplexer. Input channels are selected using select inputs (A1, A0). These are high-true control signals (i.e., channel 0 is selected when  $(A1, A0 = 00)$ .

## **EVALUATION KIT (TC500EV)**

The TC500EV consists of a pre-assembled, 4 inch by 6 inch printed circuit board that connects to the serial port of any PC or dumb terminal. Design software is also included. TC500EV helps reduce design time and optimize converter performance. Please contact your local TelCom representative for more information.

**3**

# **TC500 TC500A TC510 TC514**



**Figure 9. TC510 to IBM Compatible Printer Port**



**3**





**Figure 11. TC514 to IBM Compatible Printer Port**

# **TC500 TC500A TC510 TC514**

## **TYPICAL PERFORMANCE CHARACTERISTICS OF INTERNAL DC-TO-DC CONVERTER**



**TC500 TC500A TC510 TC514**

## **WIMA Corporation Capacitor Representatives** (Tables 1 and 2 in Applications Section)

#### **Australia:**

**ADILAM ELECTRONICS (PTY.) LTD.** P.O. Box 664 3 Nicole Close Bayswater 3153 Tel.: 3-761-4466 Fax: 3-761-4161

#### **Canada:**

**R-THETA INC.** 130 Matheson Blvd. East, Unit 2 Mississauga, Ont. L4Z1Y6 Tel.: 905-890-0221 Fax: 905-890-1628

#### **Hong Kong:**

**REALTRONICS CO. LTD.** E-3, Hung-On Building 2, King's Road Tel.: 25-70-1151 Fax: 28-06-8474

#### **India:**

**SUSAN AGENCIES** P.O. Box 2138 Srirampuram P.O. Bangalore-560 021 Tel.: 080-332-0662 Fax: 080-332-4338

#### **Israel:**

**M.G.R. TECHNOLOGY** P.O. Box 2229 Rehavot 76121 Tel.: 972-841-1719 Fax: 972-841-4178

#### **Japan:**

**UNIDUX INC.** 5-1-21, Kyonan-Cho Musashino-Shi Tokyo 180 Tel.: 04-2232-4111 Fax: 04-2232-0331

# **Malaysia:**

**MA ELECTRONICS (M) SDN BHD** 346-B Jalan Jelutong 11600 Penang Tel.: 604-281-4518 Fax: 604-281-4515

#### **Singapore:**

**MICROTRONICS ASSOC. (PTE.) LTD.** 8, Lorong Bakar Batu 03-01, Kolam Ayer Ind. Park Singapore 1334 Tel.: 65-748-1835 Tlx: 34 929 Fax: 65-743-3065

#### **South Africa:**

**KOPP ELECTRONICS LIMITED** P.O. Box 3853 2128 Rivonia Tel.: 011-444-2333 Fax: 011-444-1706

#### **South Korea:**

**YONG JUN ELECTRONIC CO.** #201, Sungwook Bldg. 1460-16, Seocho-Dong Seocho-Ku Seoul, Korea Tel.: 25-231-8002 Fax: 25-231-803

#### **Taiwan, R.O.C.:**

**SOLOMON TECHNOLOGY CORP.** 7th Floor No. 2 Lane 47, Sec. 3 Nan Kang Road Taipei Tel.: 886-2788-8989 Fax: 886-288-8275

### **Thailand:**

**MICROTRONICS THAI LTD.** 50/68 T.T. Court Cheng Wattana Road Amphur Pak-Kreed Nonthaburi 11120 Tel.: 66-2584-5807, Ext. 102 Fax: 66-2583-3775

#### **USA:**

#### **THE INTER-TECHNICAL GROUP, INC. WIMA DIVISION** 175 Clearbrook Road<br>P.O. Box 535 P.O. Box 535 Elmsford, NY 10523-0535 Tel.: 914-347-2474

**TAW ELECTRONICS, INC.**

4215, W. Burbank, Blvd. Burbank, CA, 91505 Tel.: 818-846-3911 Fax: 818-846-1194

Fax: 914-347-7230

#### **Venezuela:**

**MAGNETICA, S.A.** Apartado 78117 Caracas 1074 A Tel.: 58-2241-7509 Fax: 58-2241-5542