# INTEGRATED CIRCUITS

# DATA SHEET



# TDA1541A Stereo high performance 16-bit DAC

Product specification
File under Integrated Circuits, IC01

February 1991





# Stereo high performance 16-bit DAC

# **TDA1541A**

# **FEATURES**

- · High sound quality
- High performance: low noise and distortion, wide dynamic range
- 4 × or 8 × oversampling possible
- · Selectable two-channel input format
- TTL compatible inputs.

# **GENERAL DESCRIPTION**

The TDA1541A is a stereo 16-bit digital-to-analog converter (DAC). The ingenious design of the electronic circuit guarantees a high performance and superior sound quality. The TDA1541A is therefore extremely suitable for use in top-end hi-fi digital audio equipment such as high quality Compact Disc players or digital amplifiers.

# **ORDERING INFORMATION**

| EXTENDED TYPE           | PACKAGE |              |          |        |  |  |  |
|-------------------------|---------|--------------|----------|--------|--|--|--|
| NUMBER                  | PINS    | PIN POSITION | MATERIAL | CODE   |  |  |  |
| TDA1541A <sup>(1)</sup> | 28      | DIL          | plastic  | SOT117 |  |  |  |

### Note

# **QUICK REFERENCE DATA**

| 1. SOT117         | 7; SOT117-1; 1996 August 09.                   |                                        | MIN.    |                         |        |                 |
|-------------------|------------------------------------------------|----------------------------------------|---------|-------------------------|--------|-----------------|
| QUICK REI         | FERENCE DATA                                   | 3                                      | \$ 3ª C | in.                     |        |                 |
| SYMBOL            | PARAMETER                                      | CONDITIONS                             | MIN.    | TYP.                    | MAX.   | UNIT            |
| V <sub>DD</sub>   | supply voltage; pin 28                         | C                                      | 4.5     | 5.0                     | 5.5    | V               |
| -V <sub>DD1</sub> | supply voltage; pin 26                         |                                        | 4.5     | 5.0                     | 5.5    | V               |
| -V <sub>DD2</sub> | supply voltage; pin 15                         |                                        | 14.0    | 15.0                    | 16.0   | V               |
| I <sub>DD</sub>   | supply current; pin 28                         |                                        | _       | 27                      | 40     | mA              |
| -I <sub>DD1</sub> | supply current; pin 26                         |                                        | _       | 37                      | 50     | mA              |
| -I <sub>DD2</sub> | supply current; pin 15                         |                                        | _       | 25                      | 35     | mA              |
| THD               | total harmonic distortion                      | including noise                        | _       | -95                     | -90    | dB              |
|                   |                                                | at 0 dB                                | _       | 0.0018                  | 0.0032 | %               |
| THD               | total harmonic distortion                      | including noise                        | _       | -42                     | _      | dB              |
|                   |                                                | at -60 dB                              | _       | 0.79                    | _      | %               |
| NL                | non-linearity                                  | at T <sub>amb</sub> =<br>-20 to +85 °C | _       | 0.5                     | 1.0    | LSB             |
| t <sub>cs</sub>   | current settling time to ± 1LSB                |                                        | _       | 0.5                     | _      | μs              |
| BR                | input bit rate at data input;<br>(pin 3 and 4) |                                        | _       | _                       | 6.4    | Mbits/s         |
| f <sub>BCK</sub>  | clock frequency at clock input                 |                                        | _       | _                       | 6.4    | MHz             |
| TC <sub>FS</sub>  | full scale temperature coefficient             | at analog<br>(AOL;AOR)                 | _       | ±200 × 10 <sup>-6</sup> | _      | K <sup>-1</sup> |
| T <sub>amb</sub>  | operating ambient temperature range            |                                        | -40     |                         | +85    | °C              |
| P <sub>tot</sub>  | total power dissipation                        |                                        | _       | 700                     | _      | mW              |

# Stereo high performance 16-bit DAC

# **TDA1541A**



# Stereo high performance 16-bit DAC

**TDA1541A** 

### **PINNING**

| SYMBOL                         | PIN      | DESCRIPTION                                           |
|--------------------------------|----------|-------------------------------------------------------|
| LE/WS <sup>(1)</sup>           | 1        | latch enable input/ word select input                 |
| BCK <sup>(1)</sup>             | 2        | bit clock input                                       |
| DATA L<br>/DATA <sup>(1)</sup> | 3        | data left channel input/ data input (selected format) |
| DATA R <sup>(1)</sup>          | 4        | data right channel input                              |
| GND(A)                         | 5        | analog ground                                         |
| AOR                            | 6        | right channel output                                  |
| DECOU                          | 7 to 13  | decoupling                                            |
| GND (D)                        | 14       | digital ground                                        |
| $V_{DD2}$                      | 15       | -15 V supply voltage                                  |
| COSC                           | 16,17    | oscillator                                            |
| DECOU                          | 18 to 24 | decoupling                                            |
| AOL                            | 25       | left channel output                                   |
| V <sub>DD1</sub>               | 26       | -5 V supply voltage                                   |
| OB/TWC <sup>(1)</sup>          | 27       | mode select input                                     |
| $V_{DD}$                       | 28       | +5 V supply voltage                                   |



# Note

1. See Table 1 data selection input.

# **FUNCTIONAL DESCRIPTION**

The TDA1541A accepts input sample formats in time multiplexed mode or simultaneous mode up to 16-bit word length. The most significant bit (MSB) must always be first. The flexible input data format allows easy interfacing with signal processing chips such as interpolation filters, error correction circuits, pulse code modulation adaptors and audio signal processors (ASP).

The high maximum input bit-rate and fast setting facilitates application in  $8 \times$  oversampling systems (44.1 kHz to 352.8 kHz or 48 kHz to 384 kHz) with the associated simple analog filtering function (low order, linear phase filter).

# Input data selection (see also Table 1)

With the input  $\overline{OB}$ /TWC connected to ground, data input (offset binary format) must be in time multiplexed mode. It is accompanied with a word select (WS) and a bit clock input (BCK) signal. The converted samples appear at the output, at the first positive going transition of the bit clock signal after a negative going transition of the word select signal.

With  $\overline{\text{OB}}/\text{TWC}$  connected to  $V_{DD}$  the mode is the same but the data format must be in the two's complement.

When input  $\overline{OB}$ /TWC input is connected to  $V_{DD1}$  the two channels of data (L/R) are input simultaneously via DATA L and DATA R, accompanied with BCK and a latch-enable input (LE). With this mode selected the data must be in offset binary. The converted samples appear at the output at the positive going transition of the latch enable signal.

The format of the data input signals is shown in Fig.5 and 6.

# Stereo high performance 16-bit DAC

TDA1541A

True 16-bit performance is achieved by each channel using three 2-bit active dividers, operating on the dynamic element matching principle, in combination with a 10-bit passive current divider, based on emitter scaling. All digital inputs are TTL compatible.

Table 1 Input data selection

| OB/TWC | MODE         | PIN 1 | PIN 2 | PIN 3    | PIN 4    |
|--------|--------------|-------|-------|----------|----------|
| –5 V   | simultaneous | LE    | BCK   | DATA L   | DATA R   |
| 0 V    | time MUX OB  | WS    | BCK   | DATA OB  | not used |
| +5 V   | time MUX TWC | WS    | BCK   | DATA TWC | not used |

W.com.cn

# Where:

LE = latch enable
WS = word select,

LOW = left channel; HIGH = right channel

BCK = bit clock
DATA L = data left
DATA R = data right

DATA OB = data offset binary

DATA TWC = data two's complement

MUX OB = mulitplexed offset binary

MUX TWC = multiplexed two's

complement =  $I^2S$ - format

# LIMITING VALUES

In accordance with the Absolute Maximum System (IEC 134)

| SYMBOL            | PARAMETER                           | CONDITIONS | MIN.  | MAX.  | UNIT |
|-------------------|-------------------------------------|------------|-------|-------|------|
| $V_{DD}$          | supply voltage; pin 28              |            | 0     | 7     | V    |
| -V <sub>DD1</sub> | supply voltage; pin 26              |            | 0     | 7     | V    |
| -V <sub>DD2</sub> | supply voltage; pin 15              |            | 0     | 17    | V    |
| T <sub>stg</sub>  | storage temperature range           |            | -55   | +150  | °C   |
| T <sub>amb</sub>  | operating ambient temperature range |            | -40   | +85   | °C   |
| V <sub>es</sub>   | electrostatic handling*             |            | -1000 | +1000 | V    |

<sup>\*</sup> Equivalent to discharging a 100 pF capacitor through a 1.5  $k\Omega$  series resistor.

# THERMAL RESISTANCE

| SYMBOL              | PARAMETER                | TYP. | UNIT |
|---------------------|--------------------------|------|------|
| R <sub>th j-a</sub> | from junction to ambient | 30   | K/W  |

# Stereo high performance 16-bit DAC

TDA1541A

# **CHARACTERISTICS**

 $V_{DD}$  = 5 V;  $-V_{DD1}$  = 5 V;  $-V_{DD2}$  = 15 V;  $T_{amb}$  = +25 °C; measured in the circuit of Fig.1; unless otherwise specified

| SYMBOL                                      | PARAMETER                                             | CONDITIONS                          | MIN.       | TYP.                    | MAX. | UNIT            |
|---------------------------------------------|-------------------------------------------------------|-------------------------------------|------------|-------------------------|------|-----------------|
| Supply                                      |                                                       |                                     |            |                         |      |                 |
| $V_{DD}$                                    | supply voltage; pin 28                                |                                     | 4.5        | 5.0                     | 5.5  | V               |
| -V <sub>DD1</sub>                           | supply voltage; pin 26                                |                                     | 4.5        | 5.0                     | 5.5  | V               |
| -V <sub>DD2</sub>                           | supply voltage; pin 15                                |                                     | 14.0       | 15.0                    | 16.0 | V               |
| V <sub>GND(A)</sub><br>-V <sub>GND(D)</sub> | voltage difference between analog and digital ground  |                                     | -0.3       | 0                       | +0.3 | V               |
| I <sub>DD</sub>                             | supply current; pin 28                                |                                     | _          | 27                      | 40   | mA              |
| -I <sub>DD1</sub>                           | supply current; pin 26                                |                                     | _          | 37                      | 50   | mA              |
| -I <sub>DD2</sub>                           | supply current; pin 15                                |                                     | -          | 25                      | 35   | mA              |
| Inputs                                      |                                                       |                                     |            |                         |      |                 |
| -I <sub>IL</sub>                            | input current pins (1, 2, 3 and 4) digital inputs LOW | V <sub>I</sub> = 0.8 V              | - 4.4      | 1 R_                    | 0.4  | mA              |
| I <sub>IH</sub>                             | digital inputs HIGH                                   | V <sub>I</sub> = 2.0 V              | A 15       | CA                      | 20   | μΑ              |
| I <sub>OB/TWC</sub>                         | Digital input currents (pin 27)<br>+5 V               | 3                                   | com        | _                       | 1    | μА              |
| II <sub>OB/TWC</sub> I                      | 0 V                                                   |                                     | <b>U</b> – | _                       | 20   | μΑ              |
| I <sub>OB/TWC</sub>                         | –5 V                                                  |                                     | _          | _                       | 40   | μΑ              |
| f <sub>BCK</sub>                            | input frequency/bit rate clock input pin 2            |                                     | _          | _                       | 6.4  | MHz             |
| BR                                          | bit rate data input pin 3 and 4                       |                                     | _          | _                       | 6.4  | Mbits/s         |
| f <sub>WS</sub>                             | word select input pin 2                               |                                     | _          | _                       | 200  | kHz             |
| f <sub>LE</sub>                             | latch enable input 1                                  |                                     | _          | _                       | 200  | kHz             |
| Cı                                          | input capacitance of digital inputs                   |                                     | -          | 12                      | _    | pF              |
| Analog outp                                 | outs (AOL;AOR; see note 1)                            |                                     |            |                         |      | '               |
| Res                                         | resolution                                            |                                     | _          | 16                      | _    | bits            |
| I <sub>FS</sub>                             | full scale current                                    |                                     | 3.4        | 4.0                     | 4.6  | mA              |
| I <sub>ZS</sub>                             | zero scale current                                    |                                     | _          | 25                      | 50   | nA              |
| T <sub>CFS</sub>                            | full scale temperature coefficient                    | T <sub>amb</sub> =<br>-20 to +85 °C | _          | ±200 × 10 <sup>-6</sup> | _    | K <sup>-1</sup> |
| Analog outp                                 | outs (V <sub>ref</sub> )                              |                                     |            |                         |      |                 |
| EL                                          | integral linearity error                              | T <sub>amb</sub> = 25 °C            | _          | 0.5                     | 1.0  | LSB             |
| EL                                          | integral linearity error                              | T <sub>amb</sub> =<br>-20 to +85 °C | _          | -                       | 1.0  | LSB             |
| E <sub>dL</sub>                             | differential linearity error                          | T <sub>amb</sub> = 20 °C,<br>note 2 | _          | 0.5                     | 1.0  | LSB             |
| E <sub>dL</sub>                             | differential linearity error                          | T <sub>amb</sub> =<br>-20 to +85 °C | _          | _                       | 1.0  | LSB             |
| THD                                         | total harmonic distortion                             | at 0 dB; note 3                     | -100       | _                       | _    | dB              |
|                                             |                                                       |                                     | _          | 0.0010                  | _    | %               |

February 1991

# Stereo high performance 16-bit DAC

**TDA1541A** 

| SYMBOL              | PARAMETER                                     | CONDITIONS                          | MIN. | TYP.   | MAX.   | UNIT |
|---------------------|-----------------------------------------------|-------------------------------------|------|--------|--------|------|
| THD                 | total harmonic distortion                     | including noise at 0 dB;            | -    | -95    | -90    | dB   |
|                     |                                               | note 3, Fig. 3, 4                   | _    | 0.0018 | 0.0032 | %    |
| THD                 | total harmonic distortion                     | including noise at –60 dB;          | _    | -42    | _      | dB   |
|                     |                                               | note 3, Fig. 3, 4                   | _    | 0.79   | _      | %    |
| t <sub>cs</sub>     | settling time ±1 LSB                          |                                     | _    | 0.5    | _      | μs   |
| α                   | channel separation                            |                                     | 90   | 98     | _      | dB   |
| d <sub>IO</sub>     | unbalance between outputs                     | note 4                              | _    | < 0.1  | 0.3    | dB   |
| $ t_d $             | time delay between outputs                    |                                     | _    | _      | 0.2    | μs   |
| SSVR                | supply voltage ripple rejection               | V <sub>DD</sub> = +5 V;<br>note 4   | _    | -76    | _      | dB   |
| SSVR                | supply voltage ripple rejection               | $V_{DD1} = -5 \text{ V};$<br>note 4 | _    | -84    | _      | dB   |
| SSVR                | supply voltage ripple rejection               | V <sub>DD2</sub> = -15 V;<br>note 4 |      | -58    | _      | dB   |
| S/N                 | signal-to-noise ratio                         | at bipolar zero                     | 火华   | 110    | _      | dB   |
| S/N                 | signal-to-noise ratio                         | at full scale                       | 98   | 104    | _      | dB   |
| Timing (Fig.        | . 5 and 6)                                    |                                     | Co.  |        |        |      |
| t <sub>r</sub>      | rise time                                     |                                     | _    | _      | 32     | ns   |
| t <sub>f</sub>      | fall time                                     |                                     | _    | _      | 32     | ns   |
| t <sub>CY</sub>     | bit clock cycle time                          |                                     | 156  | _      | _      | ns   |
| t <sub>HB</sub>     | bit clock HIGH time                           |                                     | 46   | _      | _      | ns   |
| t <sub>LB</sub>     | bit clock LOW time                            |                                     | 46   | _      | _      | ns   |
| t <sub>FBRL</sub>   | bit clock fall time to latch enable rise time |                                     | 0    | -      | _      | ns   |
| t <sub>RBFL</sub>   | bit clock rise time to latch enable fall time |                                     | 0    | -      | _      | ns   |
| t <sub>SU;DAT</sub> | data set-up time                              |                                     | 32   | _      | _      | ns   |
| t <sub>HD;DAT</sub> | data hold time to bit clock                   |                                     | 0    | _      | _      | ns   |
| t <sub>HD;WS</sub>  | word select hold time                         |                                     | 0    | _      | _      | ns   |
| t <sub>SU;WS</sub>  | word select set-up time                       |                                     | 32   | _      | _      | ns   |
|                     | 1                                             | -                                   |      |        | -      |      |

# Notes to the characteristics

1. To ensure no performance losses, permitted output voltage compliance is  $\pm 25$  mV maximum.

2. Selections have been made with respect to the maximum differential linearity error (E<sub>dL</sub>):

TDA1541A/N2 bit 1-16  $E_{dL} < 1 LSB$ 

TDA1541A/N2/R1 bit 1-16  $E_{dL}$  < 2 LSB

TDA1541A/N2/S1 bit 1-7  $E_{dL} < 0.5 LSB$ 

bit 8-15  $E_{dL} < 1 LSB$ bit 16  $E_{dL} < 0.75 LSB$ 

# Stereo high performance 16-bit DAC

TDA1541A

The S1 version has been specially selected to achieve extremely good performance even for small signals.

- 3. Measured using a 1 kHz sinewave generated at a sampling rate of 176.4 kHz.
- 4.  $V_{ripple} = 100 \text{ mV}$  and  $f_{ripple} = 100 \text{ Hz}$ .



# Notes to Fig.3

- The sample frequency 4FS: 176.4 kHz.
- Ref: 0 dB is the output level of a full scale digital sine wave stimulus.

# Stereo high performance 16-bit DAC

**TDA1541A** 



# Notes to Fig.4

- The sample frequency 8FS: 352.8 kHz.
- Ref: 0 dB is the output level of a full scale digital sine wave stimulus.

# Stereo high performance 16-bit DAC

# **TDA1541A**





# Stereo high performance 16-bit DAC

**TDA1541A** 

# **PACKAGE OUTLINE**

DIP28: plastic dual in-line package; 28 leads (600 mil)

SOT117-1



# DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | O              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME             | Мн             | w    | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|------|--------------------------|
| mm     | 5.1       | 0.51                   | 4.0                    | 1.7<br>1.3     | 0.53<br>0.38   | 0.32<br>0.23   | 36.0<br>35.0     | 14.1<br>13.7     | 2.54 | 15.24          | 3.9<br>3.4   | 15.80<br>15.24 | 17.15<br>15.90 | 0.25 | 1.7                      |
| inches | 0.20      | 0.020                  | 0.16                   | 0.066<br>0.051 | 0.020<br>0.014 | 0.013<br>0.009 | 1.41<br>1.34     | 0.56<br>0.54     | 0.10 | 0.60           | 0.15<br>0.13 | 0.62<br>0.60   | 0.68<br>0.63   | 0.01 | 0.067                    |

### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER    | ENCES |  | EUROPEAN   | ISSUE DATE                      |  |
|----------|--------|----------|-------|--|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC    | EIAJ  |  | PROJECTION | ISSUE DATE                      |  |
| SOT117-1 | 051G05 | MO-015AH |       |  |            | <del>92-11-17</del><br>95-01-14 |  |

# Stereo high performance 16-bit DAC

**TDA1541A** 

### **SOLDERING**

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

# Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

# Repairing soldered joints

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300  $^{\circ}$ C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400  $^{\circ}$ C, contact may be up to 5 seconds.



# **DEFINITIONS**

| Data sheet status              |                                                                                       |
|--------------------------------|---------------------------------------------------------------------------------------|
| Objective specification        | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification      | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification          | This data sheet contains final product specifications.                                |
| Limiting values                |                                                                                       |
| Limiting values given are in a | accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or     |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

# **Application information**

Where application information is given, it is advisory and does not form part of the specification.

# LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.