SLVS019F - OCTOBER 1987 - REVISED JULY 1999

- **Power-On Reset Generator**
- **Automatic Reset Generation After Voltage**
- RESET Defined When V<sub>CC</sub> Exceeds 1 V
- Wide Supply-Voltage Range . . . 3.5 V
- **Precision Overvoltage and Undervoltage**
- 250-mA Peak Output Current for Driving **SCR Gates**
- 2-mA Active-Low SCR Gate Drive for **False-Trigger Protection**
- **Temperature-Compensated Voltage** Reference
- **True and Complementary Reset Outputs**
- **Externally Adjustable Output Pulse Duration**

#### (TOP VIEW) 16 V<sub>CC</sub> 1RESIN Γ 15 2RESIN 1CT 2 1RESET 3 14 7 2CT 1RESET □ 13 2RESET 1VSU 5 12 2RESET 1VSO 6 11 7 2VSU 10 7 2VSO 1SCR DRIVE **↑** 7 2SCR DRIVE GND [

DW OR N PACKAGE

#### description

在如本先 The TL7770 is an integrated-circuit system supervisor designed for use as a reset controller in microcomputer and microprocessor power-supply systems. This device contains two independent supply-voltage supervisors that monitor the supplies for overvoltage and undervoltage conditions at the VSO and VSU terminals, respectively. When V<sub>CC</sub> attains the minimum voltage of 1 V during power up, the RESET output becomes active (low). As V<sub>CC</sub> approaches 3.5 V, the time-delay function activates, latching RESET and RESET active (high and low, respectively) for a time delay ( $t_d$ ) after system voltages have achieved normal levels. Above  $V_{CC} = 3.5 \text{ V}$ , taking RESIN low activates the time-delay function during normal system-voltage levels. To ensure that the microcomputer system has reset, the outputs remain active until the voltage at VSU exceeds the threshold value, V<sub>IT+</sub>, for a time delay, which is determined by an external timing capacitor such that:

$$t_d \approx 20 \times 10^3 \times capacitance$$

where t<sub>d</sub> is in seconds and capacitance is in farads.

The overvoltage-detection circuit is programmable for a wide range of designs. During an overvoltage condition, an internal silicon-controlled rectifier (SCR) is triggered, providing 250-mA peak instantaneous current and 25-mA continuous current to the SCR gate drive terminal, which can drive an external high-current SCR gate or an overvoltage-warning circuit.

The TL7770C series is characterized for operation from 0°C to 70°C. The TL7770I series is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS019F - OCTOBER 1987 - REVISED JULY 1999

#### **AVAILABLE OPTIONS**

|               | PACKAGED                    | CHIP FORM                      |                         |
|---------------|-----------------------------|--------------------------------|-------------------------|
| TA            | SMALL OUTLINE<br>(DW)       | DUTLINE PLASTIC DIP (Y) N) (N) |                         |
| 0°C to 70°C   | TL7770-5CDW<br>TL7770-12CDW | TL7770-5CN<br>TL7770-12CN      | TL7770-5Y<br>TL7770-12Y |
| -40°C to 85°C | TL7770-5IDW                 | TL7770-5IN                     | _                       |

DW package is available taped and reeled. Add the suffix R to the device type (e.g., TL7770-5CDWR). Chip forms are tested at 25°C.

### functional block diagram (each channel)





SLVS019F - OCTOBER 1987 - REVISED JULY 1999

#### timing requirements



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1) 20 V                             |
|-------------------------------------------------------------------------------|
| Input voltage range, V <sub>I</sub> : 1VSU, 2VSU, 1VSO, and 2VSO (see Note 1) |
| Low-level output current (1RESET and 2RESET), I <sub>OL</sub>                 |
| High-level output current (1RESET and 2RESET), I <sub>OH</sub>                |
| Package thermal impedance, θ <sub>JA</sub> (see Notes 2 and 3): DW package    |
| N package 88°C/W                                                              |
| Lead temperature 1,6 mm (1/16 in) from case for 10 seconds: DW or N package   |
| Storage temperature range, T <sub>stq</sub> 65°C to 150°C                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to the network ground terminal.
  - Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J</sub>(max) T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can impact reliability.
     The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace
  - The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.



SLVS019F - OCTOBER 1987 - REVISED JULY 1999

#### recommended operating conditions

|                                                                 |                        |     |     | UNIT |
|-----------------------------------------------------------------|------------------------|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                                 | 3.5                    | 18  | V   |      |
| Input voltage range, V <sub>I</sub> (see Note 4)                | 1VSU, 2VSU, 2VSO, 1VSO | 0   | 18  | V    |
| Output voltage, VO (1CT, 2CT)                                   |                        |     | 5   | V    |
| High-level input voltage range, VIH (1RESIN, 2RESIN)            |                        | 2   | 18  | V    |
| Low-level input voltage range, V <sub>IL</sub> (1RESIN, 2RESIN) |                        |     |     | V    |
| Output sink current, IO (1CT, 2CT)                              |                        |     | 50  | μΑ   |
| High-level output current, I <sub>OH</sub> (1RESET, 2RESET)     |                        |     | -16 | mA   |
| Low-level output current, I <sub>OL</sub> (1RESET, 2RESET)      |                        |     | 16  | mA   |
| Continuous output current, IO (1SCR DRIVE, 2SCR DRIVE)          |                        |     | 25  | mA   |
| Timing capacitor, C <sub>T</sub>                                |                        |     | 10  | μF   |
| Operating free pir temperature T.                               | TL7770C series         | 0   | 70  | °C   |
| Operating free-air temperature, T <sub>A</sub>                  | TL7770I series         | -40 | 85  | °C   |

NOTE 4: The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic voltage levels only.



SLVS019F - OCTOBER 1987 - REVISED JULY 1999

## electrical characteristics over recommended operating conditions (unless otherwise noted) supply supervisor section

|                   | PARAMETER                                            |                                                   | TEST<br>CONDITIONS†                      | TL7770-5C<br>TL7770-12C<br>TL7770-5I |      |       | UNIT |
|-------------------|------------------------------------------------------|---------------------------------------------------|------------------------------------------|--------------------------------------|------|-------|------|
|                   |                                                      |                                                   |                                          | MIN                                  | TYP‡ | MAX   |      |
| \/a               | High-level output voltage                            | RESET                                             | $I_{OH} = -15 \text{ mA}$                | V <sub>CC</sub> -1.5                 |      |       | V    |
| VOH               | r light-level output voltage                         | SCR DRIVE                                         | $I_{OH} = -20 \text{ mA}$                | V <sub>CC</sub> -1.5                 |      |       | v    |
| VOL               | Low-level output voltage                             | RESET                                             | I <sub>OL</sub> = 15 mA                  |                                      |      | 0.4   | V    |
| \/. <del>-</del>  | Undervoltage input threshold at VSU (negative-going) | TL7770-5 (5-V sense, 1VSU)                        |                                          | 4.46                                 |      | 4.64  |      |
|                   |                                                      | TL7770-12 (12-V sense, 1VSU)                      | $T_A = MIN \text{ to MAX}$               | 10.68                                |      | 11.12 | V    |
| V <sub>IT</sub> _ |                                                      | TL7770-5, TL7770-12<br>(programmable sense, 2VSU) | TA = MIN TO MAX                          | 1.47                                 |      | 1.53  |      |
|                   | Hysteresis at VSU                                    | TL7770-5 (5-V sense, 1VSU)                        |                                          | 15                                   |      |       |      |
| \ \/.             |                                                      | TL7770-12 (12-V sense, 1VSU)                      |                                          | = MIN to MAX                         |      |       | m∨   |
| V <sub>hys</sub>  | $(V_{IT+} - V_{IT-})$                                | TL7770-5, TL7770-12<br>(programmable sense, 2VSU) | IA = MIN TO MAX                          | 5                                    |      | ""    |      |
| VT                | Overvoltage threshold at VSO                         | TL7770-5, TL7770-12 (VSO)                         | $T_A = MIN \text{ to } MAX$              | 2.48                                 |      | 2.68  | V    |
|                   | lanut aumant                                         | RESIN                                             | $V_{\rm J} = 5.5  \rm V  or  0.4  \rm V$ |                                      |      | -10   |      |
| '                 | Input current                                        | VSO                                               | V <sub>I</sub> = 2.4 V                   |                                      | 0.5  | 2     | μΑ   |
| ЮН                | High-level output current                            | RESET                                             | V <sub>O</sub> = 18 V                    |                                      |      | 50    | μΑ   |
| loL               | Low-level output current                             | RESET                                             | V <sub>O</sub> = 0                       |                                      |      | -50   | μΑ   |
| ГОН               | Peak output current                                  | SCR DRIVE                                         | Duration = 1 ms                          | 250                                  |      |       | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified in the recommended operating conditions.

#### total device

|                                | PARAMETER              | TEST CONDITIONS†                                                                  |                             | TL7770-5C<br>TL7770-12C<br>TL7770-5I |      |     | UNIT |
|--------------------------------|------------------------|-----------------------------------------------------------------------------------|-----------------------------|--------------------------------------|------|-----|------|
|                                |                        |                                                                                   |                             | MIN                                  | TYP‡ | MAX |      |
| V <sub>res</sub> §             | Power-up reset voltage | V <sub>CC</sub> = VSU                                                             |                             |                                      | 0.8  | 1   | V    |
| I <sub>CC</sub> Supply current |                        | 1 <u>VSU</u> = 18 V, <u>2VSU</u> = 2 V,<br>1RESIN and 2RESIN at V <sub>CC</sub> , | T <sub>A</sub> = 25°C       |                                      |      | 5   | mA   |
|                                |                        | 1VSO and 2VSO at 0 V                                                              | $T_A = MIN \text{ to } MAX$ |                                      |      | 6.5 | IIIA |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified in the recommended operating conditions.

<sup>&</sup>lt;sup>‡</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

 $<sup>\</sup>ddagger$  Typical values are at VCC = 5 V, TA = 25°C. § This is the lowest voltage at which RESET becomes active.

SLVS019F - OCTOBER 1987 - REVISED JULY 1999

## electrical characteristics over recommended operating conditions (unless otherwise noted)

#### supply supervisor section

|                                                         | PARAMETER                           |                                                   |                                   | TL7770-5Y<br>TL7770-12Y |                  |       | UNIT |  |
|---------------------------------------------------------|-------------------------------------|---------------------------------------------------|-----------------------------------|-------------------------|------------------|-------|------|--|
|                                                         |                                     |                                                   | CONDITIONS                        | MIN                     | TYP <sup>†</sup> | MAX   |      |  |
|                                                         |                                     | TL7770-5 (5-V sense, 1VSU)                        |                                   | 4.46                    |                  | 4.64  |      |  |
| V <sub>IT</sub>                                         | Undervoltage input threshold at VSU | TL7770-12 (12-V sense, 1VSU)                      | $T_{\Delta} = MIN \text{ to MAX}$ | 10.68                   |                  | 11.12 | ٧    |  |
| VII-                                                    | (negative-going)                    | TL7770-5, TL7770-12<br>(programmable sense, 2VSU) |                                   | 1.47                    |                  | 1.53  |      |  |
|                                                         |                                     | TL7770-5 (5-V sense, 1VSU)                        |                                   | 15                      |                  |       |      |  |
| \/\tau.ca                                               | Hysteresis at VSU                   | TL7770-12 (12-V sense, 1VSU)                      | $T_A = MIN \text{ to MAX}$        | 36                      |                  | mV    |      |  |
| V <sub>hys</sub> (V <sub>IT+</sub> – V <sub>IT</sub> –) |                                     | TL7770-5, TL7770-12<br>(programmable sense, 2VSU) |                                   | 5                       |                  | 111.0 |      |  |
| VT                                                      | Overvoltage threshold at VSO        | TL7770-5, TL7770-12 (VSO)                         | $T_A = MIN \text{ to } MAX$       | 2.48                    |                  | 2.68  | V    |  |
| lį                                                      | Input current                       | VSO                                               | V <sub>I</sub> = 2.4 V            |                         | 0.5              | ·     | μΑ   |  |

<sup>†</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### total device

| Typical values are at $V_{CC} = 5 \text{ V}$ , $I_A = 25 ^{\circ}\text{C}$ . |                        |                                                                                                            |                                                 |     |                      |     |      |
|------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----|----------------------|-----|------|
| total de                                                                     | evice                  |                                                                                                            | 3.45 15                                         |     |                      |     |      |
|                                                                              | PARAMETER              | TEST CO                                                                                                    | ONDITIONS                                       |     | L7770-5`<br>_7770-12 |     | UNIT |
|                                                                              |                        |                                                                                                            | 12                                              | MIN | TYP†                 | MAX |      |
| V <sub>res</sub> ‡                                                           | Power-up reset voltage | V <sub>CC</sub> = VSU,                                                                                     | $V_{OL} = 0.4 \text{ V}, I_{OL} = 1 \text{ mA}$ |     | 0.8                  |     | V    |
| ICC                                                                          | Supply current         | 1 <u>VSU</u> = 18 V, <u>2</u> VSU = 2 V,<br>1RESIN and 2RESIN at V <sub>CC</sub> ,<br>1VSO and 2VSO at 0 V | T <sub>A</sub> = 25°C                           |     |                      | 5   | mA   |

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $C_T$ open, $T_A = 25 ^{\circ}\text{C}$

|                     | PARAMETER                                        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|--------------------------------------------------|-----------------|----------------|--------------------|-----|-----|-----|------|
| tPLH                | Propagation delay time, low-to-high-level output | RESIN           | RESET          |                    |     | 270 | 500 | ns   |
| <sup>t</sup> PHL    | Propagation delay time, high-to-low-level output | RESIN           | RESET          | ]                  |     | 270 | 500 | ns   |
| t <sub>r</sub>      | Rise time                                        |                 | RESET          | See Figures 1      |     |     | 75  | ns   |
| t <sub>f</sub>      | Fall time                                        |                 | RESET          | and 3              |     | 150 |     | 115  |
| t <sub>r</sub>      | Rise time                                        |                 | DECET          | DECET.             |     | 75  |     | 20   |
| tf                  | Fall time                                        |                 | RESET          |                    |     |     | 50  | ns   |
| t / · ›             | Minimum effective pulse duration                 | RESIN           |                | See Figure 2a      |     | 150 |     | ns   |
| <sup>t</sup> w(min) | willimum enective pulse duration                 | VSU             |                | See Figure 2b      |     | 100 |     | 115  |

<sup>†</sup> Typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ This is the lowest voltage at which RESET becomes active.

#### PARAMETER MEASUREMENT INFORMATION



NOTE A: This includes jig and probe capacitance.

Figure 1. RESET and RESET Output Configurations



Figure 2. Input Pulse Definition



Figure 3. Voltage Waveforms



SLVS019F - OCTOBER 1987 - REVISED JULY 1999

#### **APPLICATION INFORMATION**



NOTE B: When V<sub>CC</sub> and 1VSU are connected to the same point, it is recommended that series resistance (R<sub>T</sub>) be added between the time-delay programming capacitor (C<sub>T</sub>) and the voltage-supervisor device terminal (1CT). The suggested R<sub>T</sub> value is given by:

$$R_T > \frac{V_I - V_{IT-}}{1 \times 10^{-3}}$$
, where  $V_I = \left( \text{the lesser of 7.1 V or V}_S \right)$ 

When this series resistor is used, the  $t_{\mbox{\scriptsize d}}$  calculation is as follows:

$$t_{d} = \frac{1.3 - \left[ ((6.5E - 5) \times 10^{-5}) \times R_{T} \right]}{6.5 \times 10^{-5}} \times C_{T}$$

Figure 4. System Reset Controller With Undervoltage Sensing



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

