### **Features** - · High Speed - 55ns and 70ns availability - · Low voltage range - -- 2.7V-3.6V - · Ultra-low active power - · Low standby power - Easy memory expansion with CE and OE features - · Automatic power-down when deselected - · CMOS for optimum speed/power ### **Functional Description** The WCMA1016U4X is a high-performance CMOS static RAM organized as 64K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This device s ideal for portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected (CE HIGH or both BLE # 64K x 16 Static RAM and $\overline{BHE}$ are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedan<u>ce</u> state when: deselected ( $\overline{CE}$ HIGH), outputs are disabled ( $\overline{OE}$ HIGH), both Byte High Enable and Byte Low Enable are disabled ( $\overline{BHE}$ , $\overline{BLE}$ HIGH), or during a write operation ( $\overline{CE}$ LOW, and $\overline{WE}$ LOW). Writing to the device is accomplished by taking Chip Enable $(\overline{CE})$ and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$ through I/O $_7$ ), is written into the location specified on the address pins (A $_0$ through A $_{15}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$ through I/O $_{15}$ ) is written into the location specified on the address pins (A $_0$ through A $_{15}$ ). Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$ to I/O $_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O $_8$ to I/O $_{15}$ . See the Truth Table at the back of this data sheet for a complete description of read and write modes. The WCMA1016U4X is available in a 48-ball FBGA package. ## Pin Configuration<sup>[1]</sup> ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied......55°C to +125°C Supply Voltage to Ground Potential .....-0.5V to +4.6V | DC Voltage Applied to Outputs | | |--------------------------------------------------------------|------------------------------------| | DC Voltage Applied to Outputs in High Z State <sup>[2]</sup> | $-0.5$ V to $V_{CC}$ + $0.5$ V | | DC Input Voltage <sup>[2]</sup> | $-0.5$ V to V <sub>CC</sub> + 0.5V | | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-Up Current | >200 mA | ### **Operating Range** | Device | Range | Ambient Temperature | V <sub>CC</sub> | |-------------|------------|---------------------|-----------------| | WCMA1016U4X | Industrial | −40°C to +85°C | 2.7V to 3.6V | ### **Product Portfolio** | | _ V <sub>CC</sub> Range | | | Power Dissipat | ion (Industrial) | | |-------------|------------------------------------------------|-------|------|----------------|--------------------------------------------------|-----------------------------| | Product | | | | Speed | Operating, I <sub>CC</sub> (f=f <sub>max</sub> ) | Standby (I <sub>SB2</sub> ) | | | $V_{CC(min.)} V_{CC(typ.)}^{[3]} V_{CC(max.)}$ | | | Max. | Max. | | | WCMA1016U4X | 2.7V | 3.0V | 3.6V | 70 ns | 15 mA | 15 µA | | WCWA101004X | 2.7 V | 5.0 V | 3.00 | 55 ns | 20 mA | 15 μΑ | ### Notes: - NC pins are not connected to the die. $V_{IL}(min) = -2.0V$ for pulse durations less than 20 ns. - Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ)}$ , $T_A = 25^{\circ}C$ . ## **Electrical Characteristics** Over the Operating Range | | | | WCM | | | | | | |------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------|-------|------|------------------------|----| | Param-<br>eter | Description | Test | Min. | Тур. <sup>[3]</sup> | Max. | Unit | | | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -0.1 \text{ mA}$ | V <sub>CC</sub> = 2.7V | | 2.2 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.1 mA | V <sub>CC</sub> = 2.7V | | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | | 2.0 | | V <sub>CC</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage | | | | -0.3 | | 0.4 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | | -1 | | +1 | μA | | | I <sub>OZ</sub> | Output Leakage Cur-<br>rent | $GND \le V_O \le V_{CC}$ | $GND \leq V_O \leq V_CC, Output Disabled$ | | | | +1 | μA | | | V <sub>CC</sub> Operating Supply | $f = f_{MAX} = 1/t_{RC}$ | V <sub>CC</sub> = 3.6V | 70ns | | | 15 | mA | | I <sub>CC</sub> | Current | | I <sub>OUT</sub> = 0 mA<br>CMOS levels | 55ns | | | 20 | | | I <sub>SB1</sub> | Automatic CE<br>Power-Down Current—<br>TTL Inputs | $\begin{aligned} &\text{Max. } V_{CC}, \overline{CE} \geq V_{IH} \\ &V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, f = f_{MAX} \end{aligned}$ $&\text{Max. } V_{CC}, \overline{CE} \geq V_{CC} - 0.3V \\ &V_{IN} \geq V_{CC} - 0.3V \text{ or } V_{IN} \leq 0.3V, f = 0$ | | | 4. 水光 | | 2 | μA | | I <sub>SB2</sub> | Automatic CE<br>Power-Down Cur-<br>rent— CMOS Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V$<br>$V_{IN} \ge V_{CC} - 0.3V$ o | CC <sup>-</sup> 0.3V<br>or V <sub>IN</sub> ≤ 0.3V, f = | W.C. | 0.5 | 15 | | | ## Capacitance<sup>[4]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|---------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25$ °C, f = 1 MHz, | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 8 | pF | ## **Thermal Resistance** | Description | Test Conditions | Symbol | BGA | Units | |---------------------------------------------------------|---------------------------------------------------------------------------|-----------------|-----|-------| | Thermal Resistance (Junction to Ambient) <sup>[4]</sup> | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | $\Theta_{JA}$ | 55 | °C/W | | Thermal Resistance (Junction to Case) <sup>[4]</sup> | | Θ <sub>JC</sub> | 16 | °C/W | ### Note: <sup>4.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **AC Test Loads and Waveforms** Equivalent to: THÉVENIN EQUIVALENT OUTPUT - | Parameters | 3.3V | UNIT | |-----------------|------|-------| | R1 | 1213 | Ohms | | R2 | 1378 | Ohms | | R <sub>TH</sub> | 645 | Ohms | | V <sub>TH</sub> | 1.75 | Volts | ## Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min. | <b>Typ.</b> <sup>[3]</sup> | Max. | Unit | |---------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|-----------------|----------------------------|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 2.0 | | 3.6 | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC}$ = 2.0V<br>$CE \ge V_{CC} - 0.3V$ ,<br>$V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$ | | 0.5 | 15 | μΑ | | t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data<br>Retention Time | | 0 | | | ns | | t <sub>R</sub> <sup>[5]</sup> | Operation Recovery Time | | t <sub>RC</sub> | | | ns | ### Data Retention Waveform<sup>[6]</sup> ### Notes: - 5. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 µs or stable at V<sub>CC(min)</sub> ≥ 100 µs. 6. BHE.BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE. ### Switching Characteristics Over the Operating Range<sup>[7]</sup> | | | WCMA10 | 16U4X-55 | WCMA10 | 16U4X-70 | | |-------------------|--------------------------------------------|--------|----------|--------|----------|------| | Parameter | Parameter Description | | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[8]</sup> | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[8, 9]</sup> | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[8]</sup> | 10 | | 10 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[8, 9]</sup> | | 20 | | 25 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 55 | 追加 | 70 | ns | | t <sub>DBE</sub> | BLE / BHE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>LZBE</sub> | BLE / BHE LOW to Low Z <sup>[8]</sup> | 5 | 3 | 5 | | ns | | t <sub>HZBE</sub> | BLE / BHE HIGH to High Z <sup>[8, 9]</sup> | 1.38 | 20 | | 25 | ns | | WRITE CYCLE | [10] | | 0 | | | | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 45 | | 60 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 45 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 40 | | 50 | | ns | | t <sub>BW</sub> | BLE / BHE LOW to Write End | 45 | | 60 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 25 | | 30 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[8, 9]</sup> | | 25 | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[8]</sup> | 5 | | 5 | | ns | Test conditions assume signal transition time of 5 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified |<sub>QL</sub>/I<sub>OH</sub> and 30 pF load capacitance. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub> and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedence state. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write. ## **Switching Waveforms** ## Read Cycle No. 1(Address Transition Controlled) [11, 12] $t_{RC}$ **ADDRESS** $t_{OHA}$ DATA OUT PREVIOUS DATA VALID DATA VALID # Read Cycle No. 2 (OE Controlled) [12, 13] ### Notes: - Device is continuously selected. OE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. WE is HIGH for read cycle. Address valid prior to or coincident with CE, BHE, BLE, transition LOW. ## **Switching Waveforms** ### Note: - 14. Data I/O is high impedance if OE = V<sub>IH</sub>. 15. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. 16. During this period, the I/Os are in output state and input signals should not be applied. ## **Switching Waveforms** # Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[15]}$ # Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)[15] ## **Truth Table** | CE | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | Х | Х | Х | Х | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Х | Х | Х | Н | Н | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | L | L | L | Data Out (I/O <sub>O</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data Out (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | L | Х | L | L | Data In (I/O <sub>O</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | Х | Н | L | Data In (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | ## **Ordering Information** | Ordering Information | | | | | | | |----------------------|------------------|-----------------|--------------|--------------------------|--------------------|--| | Speed (ns) | Ordering Code | Package<br>Name | | Package Type | Operating<br>Range | | | 70 | WCMA1016U4X-FF70 | FB48A | <i>H</i> ' ' | 48-Ball Fine Pitch BGA | Industrial | | | 55 | WCMA1016U4X-FF55 | I D40A | ), | 40-Dall Fille Filler BOA | industrial | | ## **Package Diagrams** ## 48-Ball (6.0 mm x 8.0 mm x 1.0 mm) Fine Pitch BGA, FB48A | Document Title: WCMA1016U4X, 64K x 16 Static RAM | | | | | | | | | |--------------------------------------------------|-------------------------------------------------------|--------|---------|-----|----------------|--|--|--| | REV. | REV. Spec # ECN # Issue Date Orig. of Change Descript | | | | | | | | | ** | 38-14024 | 115247 | 1/17/02 | MGN | New Data Sheet | | | |