

|    | Pages | Dates | Version | Version<br>on Web | Main Contents                                                                                              |
|----|-------|-------|---------|-------------------|------------------------------------------------------------------------------------------------------------|
| 1  | n.a.  |       |         | n.a.              | All the version before 0.50 are for internal use.                                                          |
| 2  | n.a.  | 98/7  | 0.5     | n.a.              | First publication.                                                                                         |
| 3  | P.36  | 99/4  | 0.55    | A1                | Add the content of Diode Selection Register Index 59h( Bank0)                                              |
| 4  | P.38  | 99/4  | 0.55    | A1                | Add the content of 7.25 Fan Divisor Register and rename to VBAT Monitor Control Register Index 5Dh( Bank0) |
| 5  |       |       |         |                   | 2                                                                                                          |
| 6  |       |       |         |                   | The second second                                                                                          |
| 7  |       |       |         |                   | 1 3 million                                                                                                |
| 8  |       |       |         |                   | COL                                                                                                        |
| 9  |       |       |         |                   |                                                                                                            |
| 10 |       |       |         |                   |                                                                                                            |

### W83783S Data Sheet Revision History

Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.



# Preliminary

# **TABLE OF CONTENTS**

| 1. GENERAL DESCRIPTION                                                                      | 1                |
|---------------------------------------------------------------------------------------------|------------------|
| 2. FEATURESError! Bookm                                                                     | ark not defined. |
| 2.1 Monitoring Items                                                                        | 2                |
| 2.2 Actions Enabling                                                                        | 2                |
| 2.3 General                                                                                 | 2                |
| 2.4 Package                                                                                 | 2                |
| 2.3 General                                                                                 |                  |
| 4. PIN CONFIGURATION.                                                                       | 3                |
| 5. PIN DESCRIPTION                                                                          |                  |
| 6. FUNCTIONAL DESCRIPTION.                                                                  | 6                |
| 6.1 General Description                                                                     | 6                |
| 6.2 Access Interface                                                                        | 6                |
| 6.2.1 The first serial bus access timing are shown as follow:                               |                  |
| 6.3 Analog Inputs                                                                           |                  |
| 6.3.1 Monitor over 4.096V voltage:                                                          | 11               |
| 6.3.2 Monitor negative voltage:                                                             |                  |
| 6.3.3 Monitor temperature from thermistor:                                                  |                  |
| 6.3.4 Monitor temperature from Pentium $II^{TM}$ thermal diode or bipolar transistor 2N3904 |                  |
| 6.4 FAN Speed Count and FAN Speed Control                                                   |                  |
| 6.4.1 Fan speed count<br>6.4.2 Fan speed control                                            |                  |
| 6.5 Temperature Measurement Machine                                                         |                  |
| 6.5.1 The W83783S temperature sensor 2 SMI# interrupt has two modes:                        |                  |
| 6.5.2 The W83783S temperature sensor 1 SMI# interrupt has three modes                       |                  |
| 6.5.3 The W83783S temperature sensor 1 Over-Temperature (OVT#) has three modes              |                  |
| 6.6 Voltage and Fan SMI# mode :                                                             | 20               |
| 6.6.1 Voltage SMI# mode :                                                                   |                  |
| 6.6.2 Fan SMI# mode :                                                                       |                  |

Publication Release Date: April 1999 Version 0.55



# Preliminary

| 7. REGISTERS AND RAM                                                                                                                                                                                                                 | 22 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 7.1 Configuration Register — Index 40h                                                                                                                                                                                               | 22 |
| 7.2 Interrupt Status Register 1— Index 41h                                                                                                                                                                                           | 23 |
| 7.3 Interrupt Status Register 2 — Index 42h                                                                                                                                                                                          | 23 |
| 7.4 SMI# Mask Register 1 — Index 43h                                                                                                                                                                                                 | 24 |
| 7.5 SMI# Mask Register 2 — Index 44h                                                                                                                                                                                                 | 25 |
| 7.6 Reserved Register — Index 45h 46h                                                                                                                                                                                                | 25 |
| 7.7 VID/Fan Divisor Register — Index 47h                                                                                                                                                                                             | 26 |
| 7.8 Serial Bus Address Register — Index 48h                                                                                                                                                                                          | 26 |
| 7.9 Value RAM — Index 20h- 3Fh or 60h - 7Fh                                                                                                                                                                                          | 27 |
| <ul> <li>7.7 VID/Pail Divisor Register — Index 47/1</li> <li>7.8 Serial Bus Address Register — Index 48h</li> <li>7.9 Value RAM — Index 20h- 3Fh or 60h - 7Fh</li> <li>7.10 Voltage ID (VID4) &amp; Device ID - Index 49h</li> </ul> | 29 |
| 7.11 Temperature 2 and Temperature 3 Serial Bus Address RegisterIndex 4Ah                                                                                                                                                            | 29 |
| 7.12 Pin Control Register - Index 4Bh                                                                                                                                                                                                |    |
| 7.13 IRQ#/OVT# Property Select - Index 4Ch                                                                                                                                                                                           | 31 |
| 7.14 FAN IN/OUT and BEEP/GPO# Control Register - Index 4Dh                                                                                                                                                                           | 32 |
| 7.15 Register 50h ~ 5Fh Bank Select - Index 4Eh                                                                                                                                                                                      |    |
| 7.16 Winbond Vendor ID - Index 4Fh                                                                                                                                                                                                   |    |
| 7.17 Winbond Test Register Index 50h - 55h (Bank 0)                                                                                                                                                                                  |    |
| 7.18 BEEP Control Register 1 Index 56h (Bank 0)                                                                                                                                                                                      |    |
| 7.19 BEEP Control Register 2 Index 57h (Bank 0)                                                                                                                                                                                      |    |
| 7.20 Chip ID Index 58h ( <i>Bank 0</i> )                                                                                                                                                                                             |    |
| 7.21 Diode Selection Register Index 59h (Bank 0)                                                                                                                                                                                     |    |
| 7.22 PWMOUT1 Control Register Index 5Ah (Bank 0)                                                                                                                                                                                     |    |
| 7.23 PWMOUT2 Control Register Index 5Bh (Bank 0)                                                                                                                                                                                     |    |
| 7.24 PWMOUT1/2 Clock Select Register Index 5Ch (Bank 0)                                                                                                                                                                              |    |
| 7.25 VBAT Monitor Control Register Index 5Dh (Bank 0)                                                                                                                                                                                |    |
| 7.26 Reserved Register Index 5Eh (Bank 0)                                                                                                                                                                                            |    |
| 7.27 Reserved Register Index 5Fh (Bank 0)                                                                                                                                                                                            |    |
| 7.28 Temperature Sensor 1 Temperature (High Byte) Register - Index 00h                                                                                                                                                               |    |
| 7.29 Temperature Sensor 1 Temperature (Low Byte) Register - Index 00h                                                                                                                                                                |    |
| 7.30 Temperature Sensor 1 Configuration Register - Index 01h                                                                                                                                                                         |    |
| 7.31 Temperature Sensor 1 Hysteresis (High Byte) Register - Index 02h                                                                                                                                                                | 41 |

| Electronics Corp.                                                           |             |
|-----------------------------------------------------------------------------|-------------|
|                                                                             | Preliminary |
| 7.32 Temperature Sensor 1 Hysteresis (Low Byte) Register - Index 02h        | 41          |
| 7.33 Temperature Sensor 1 Over-temperature (High Byte) Register - Index 03h | 42          |
| 7.34 Temperature Sensor 1 Over-temperature (Low Byte) Register - Index 03h  | 42          |
| 7.35 Reserved Register Index 50h52h (BANK4)                                 | 43          |
| 7.36 BEEP Control Register 3 Index 53h (Bank 4)                             | 43          |
| 7.37 Reserved Register Index 54h58h (Bank 4)                                | 43          |
| 7.38 Real Time Hardware Status Register I Index 59h (Bank 4)                | 43          |
| 7.39 Real Time Hardware Status Register II Index 5Ah (Bank 4)               | 44          |
| 8. SPECIFICATIONS                                                           |             |
| <ul> <li>8.1 Absolute Maximum Ratings</li></ul>                             | 46          |
| 8.2 DC Characteristics                                                      | 46          |
| 8.3 AC Characteristics                                                      |             |
| 8.3.1 Serial Bus Timing Diagram                                             |             |
| 9. HOW TO READ THE TOP MARKING                                              | 49          |
| 10. PACKAGE DIMENTIONS                                                      |             |
| 11. APPLICATION CIRCUIT OF WINBOND W83783S                                  | 52          |
|                                                                             |             |



# WINBOND H/W MONITORING IC

#### 1. GENERAL DESCRIPTION

W83783S is an evolving version of W83782D --- Winbond's most popular hardware status monitoring IC. The W83783S can be used to monitor several critical hardware parameters of the system, including power supply voltages, fan speeds, and temperatures, which are very important for a high-end computer system to work stable and properly. W83783S provides I2C<sup>™</sup> serial bus interface.

An 8-bit analog-to-digital converter (ADC) was built inside W83783S. The W83783S can monitor 6 analog voltage inputs, 3 fan tachometer inputs, and 3 remote temperature. The remote temperature sensing can be performed by thermistors, or 2N3904 NPN-type transistors, or directly from Intel<sup>™</sup> Deschutes CPU thermal diode output. Also the W83783S provides: 2 PWM (pulse width modulation) outputs for the fan speed control; beep tone output for warning; SMI#, OVT#, GPO# signals for system protection events.

Through the application software or BIOS, the users can read all the monitored parameters of system from time to time. And a pop-up warning can be also activated when the monitored item was out of the proper/preset range. The application software could be Winbond's Hardware Doctor<sup>™</sup>, or Intel<sup>™</sup> LDCM (LanDesk Client Management), or other management application software. Also the users can set up the upper and lower limits (alarm thresholds) of these monitored parameters and to activate one programmable and maskable interrupts. An optional beep tone could be used as warning signal when the monitored parameters is out of the preset range.

Additionally, 5 VID inputs are provided to read the VID of CPU (i.e. Pentium<sup>™</sup> II) if applicable. This is to provide the Vcore voltage correction automatically. Also W83783S uniquely provides an optional feature: early stage (before BIOS was loaded) beep warning. This is to detect if the fatal elements present --- Vcore or +3.3V voltage fail, and the system can not be boomed up.



### **Preliminary**

### 2. FEATURES

#### 2.1 Monitoring Items

- 3 thermal inputs from remote thermistors or 2N3904 NPN-type transistors or Pentium<sup>™</sup> II (Deschutes) thermal diode output
- 6 voltage inputs
- --- typical for Vcore, +3.3V, +12V, -12V, +5V, -5V
- 3 fan speed monitoring inputs
- Case open detection input
- WATCHDOG comparison of all monitored values
- Programmable hysteresis and setting points (alarm thresholds) for all monitored items
  2.2 Actions Enabling
  Beep tone warning

- Beep tone warning
- · 2 PWM (pulse width modulation) outputs for fan speed control (MUX optional) --- Total up to 2 sets of fan speed monitoring and controlling
- Issue SMI#, OVT#, GPO# signals to activate system protection
- Warning signal pop-up in application software

#### 2.3 General

- I<sup>2</sup>C<sup>™</sup> serial bus interface
- 5 VID input pins for CUP Vcore identification (for Pentium<sup>™</sup> II)
- Initial power fault beep (for +3.3V, Vcore)
- Intel<sup>™</sup> LDCM (DMI driver 2.0) support
- Acer<sup>™</sup> ADM (DMI driver 2.0) support
- Winbond hardware monitoring application software (Hardware Doctor<sup>™</sup>) support, for both Windows 95/98 and Windows NT 4.0/5.0
- Input clock rate optional for 24, 48, 14.318 Mhz
- 5V Vcc operation

#### 2.4 Package

• 24-pin SOP



### Preliminary

### 3. KEY SPECIFICATIONS

| • | Voltage monitoring accuracy               | ±1% (Max)      |
|---|-------------------------------------------|----------------|
| • | Monitoring Temperature Range and Accuracy |                |
|   | - 40°C to +120°C                          | $\pm$ 3°C(Max) |
| • | Supply Voltage                            | 5V             |
| • | Operating Supply Current                  | 5 mA typ.      |
| • | ADC Resolution                            | 8 Bits         |

### 4. PIN CONFIGURATION





### Preliminary

### 5. PIN DESCRIPTION

- I/O<sub>12t</sub> TTL level bi-directional pin with 12 mA source-sink capability
- I/O<sub>12ts</sub> TTL level and schmitt trigger
- OUT<sub>12</sub> Output pin with 12 mA source-sink capability
- AOUT Output pin(Analog)
- OD<sub>12</sub> Open-drain output pin with 12 mA sink capability
- INt TTL level input pin
- INts TTL level input pin and schmitt trigger
- AIN Input pin(Analog)

| JE /IA    |         |                    |                                                                                   |
|-----------|---------|--------------------|-----------------------------------------------------------------------------------|
| Pin Name  | Pin No. | Туре               | Description                                                                       |
| VID4      | 1       | IN <sub>t</sub>    | Voltage Supply readouts from Pentium II <sup>™</sup> .                            |
| FANIN1    | 2       | IN <sub>ts</sub>   | 0V to 5V amplitude fan tachometer input.                                          |
| FANIN2    | 3       | IN <sub>ts</sub>   | 0V to 5V amplitude fan tachometer input.                                          |
| FANIN3/   | 4       | IN <sub>ts</sub> / | 0V to 5V amplitude fan tachometer input. /                                        |
| PWMOUT1   |         | OUT <sub>12t</sub> | Fan speed control (PWM) output.                                                   |
|           |         |                    | This multi-functional pin is programmable.                                        |
| OVT#      | 5       | OD <sub>12</sub>   | Over temperature Shutdown Output.                                                 |
| BEEP/GPO# | 6       | OD <sub>12</sub>   | Beep (Default) / General purpose output                                           |
|           |         |                    | This multi-functional pin is programmable.                                        |
| VID3      | 7       | IN <sub>t</sub>    | Voltage Supply readouts from Pentium II <sup>™</sup> .                            |
| CLKIN     | 8       | IN <sub>t</sub>    | System clock input. Can select 48MHz or 24MHz or 14.318MHz. The default is 24MHz. |
| SMI# /    | 9       | OD <sub>12</sub> / | System Management Interrupt (open drain). The default state is disabled.          |
| PWMOUT2   |         | OUT <sub>12t</sub> | Fan speed control (PWM) output.                                                   |
|           |         | 121                | This multi-functional pin is programmable.                                        |
| GNDD      | 10      | DGROUND            | Internally connected to all digital circuitry.                                    |
| SCL       | 11      | IN <sub>ts</sub>   | Serial Bus Clock.                                                                 |
| SDA       | 12      | OD <sub>12</sub>   | Serial Bus bi-directional Data.                                                   |
| VID2      | 13      | IN <sub>t</sub>    | Voltage Supply readouts from Pentium II <sup>™</sup> .                            |

- 8-



# Preliminary

| Pin Name              | Pin No. | Туре            | Description                                                                                                                                    |  |
|-----------------------|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VID1                  | 14      | IN <sub>t</sub> | Voltage Supply readouts from Pentium II <sup>™</sup> .                                                                                         |  |
| VID0                  | 15      | IN <sub>t</sub> | Voltage Supply readouts from Pentium II <sup>™</sup> .                                                                                         |  |
| GNDA                  | 16      | AGROUND         | Internally connected to all analog circuitry. The ground reference for all analog inputs.                                                      |  |
| -5VIN /               | 17      | AIN             | 0V to 4.096V FSR Analog Inputs (Default). /                                                                                                    |  |
| VT2 /                 |         |                 | Thermistor 2 terminal input. /                                                                                                                 |  |
| PII2                  |         |                 | Pentium II <sup>™</sup> thermal 2 diode input.                                                                                                 |  |
|                       |         |                 | This multi-functional pin is programmable.                                                                                                     |  |
| -12VIN                | 18      | AIN             | 0V to 4.096V FSR Analog Inputs.                                                                                                                |  |
| +12VIN                | 19      | AIN             | 0V to 4.096V FSR Analog Inputs.                                                                                                                |  |
| +3.3VIN               | 20      | AIN             | 0V to 4.096V FSR Analog Inputs.                                                                                                                |  |
| VCOREA                | 21      | AIN             | 0V to 4.096V FSR Analog Inputs.                                                                                                                |  |
| VREF                  | 22      | AOUT            | Reference Voltage.                                                                                                                             |  |
| VT1 /                 | 23      | AIN             | Thermistor 1 terminal input. /                                                                                                                 |  |
| PII1                  |         |                 | Pentium II <sup>™</sup> thermal diode 1 input.                                                                                                 |  |
| V <sub>CC</sub> (+5V) | 24      | POWER           | +5V $V_{CC}$ power. Bypass with the parallel combination of 10 $\mu$ F (electrolytic or tantalum) and 0.1 $\mu$ F (ceramic) bypass capacitors. |  |



### Preliminary

#### 6. FUNCTIONAL DESCRIPTION

#### 6.1 General Description

The W83783S provides at most 6 analog positive inputs, 3 fan speed monitors, 2 sets for fan PWM (Pulse Width Modulation) control, 2 thermal inputs from remote thermistors or 2N3904 transistors or Pentium<sup>TM</sup> II (Deschutes) thermal diode outputs and beep function output when the monitor value exceed the set limit value including voltage, temperature, or fan counter. When start the monitor function on the chip, the watch dog machine monitor every function and store the value to registers. If the monitor value exceeds the limit value, the interrupt status will be set to 1.

#### 6.2 Access Interface

The W83783S provides I<sup>2</sup>C Serial Bus to read/write internal reigsters. In the W83783S there are two serial bus address. The first address defined at CR[48h] can read/write all registers excluding Bank 1 temperature sensor registers and the address default value is 0101101. The second address defined at CR[4Ah] bit2-0 only read/write temperature sensor 1 registers and the address default value is 1001001.

6.2.1 The first serial bus access timing are shown as follow:



(a) Serial bus write to internal address register followed by the data byte



### Preliminary

#### (b) Serial bus write to internal address register only



(c) Serial bus read from a register with the internal address register prefer to desired location



#### 6.2.2 The serial bus timing of the temperature 2 and 3 is shown as follow:



#### (a) Typical 2-byte read from preset pointer location (Temp, $T_{OS}$ , $T_{HYST}$ )



### Preliminary



(c) Typical read 1-byte from configuration register with preset pointer



#### Publication Release Date: April 1999 Revision 0.55



### Preliminary



### (d) Typical pointer set followed by immediate read from configuration register

(e) Temperature 2/3 configuration register Write





### Preliminary



#### (f) Temperature 2/3 T<sub>OS</sub> and T<sub>HYST</sub> write

#### 6.3 Analog Inputs

The maximum input voltage of the analog pin is 4.096V because the 8-bit ADC has a 16mv LSB. Really, the application of the PC monitoring would most often be connected to power suppliers. The CPU V-core voltage ,+3.3V and battery voltage can directly connected to these analog inputs. The 5VSB and +12V inputs should be reduced a factor with external resistors so as to obtain the input range. As Figure 11 shows.



#### Preliminary



#### 6.3.1 Monitor over 4.096V voltage:

The input voltage +12VIN can be expressed as following equation.

$$12VIN = V_1 \times \frac{R_2}{R_1 + R_2}$$

The value of R1 and R2 can be selected to 28K Ohms and 10K Ohms, respectively, when the input voltage V1 is 12V. The node voltage of +12VIN can be subject to less than 4.096V for the maximun input range of the 8-bit ADC. The Pin 24 is connected to the power supply VCC with +5V. There are two functions in this pin with 5V. The first function is to supply internal analog power in the W83783S and the second function is that this voltage with 5V is connected to internal serial resistors to monitor the +5V voltage. The value of two serial resistors are 34K ohms and 50K ohms so that input voltage to ADC is 2.98V which is less than 4.096V of ADC maximum input voltage. The express equation can represent as follows.

$$V_{in} = VCC \times \frac{50 K\Omega}{50 K\Omega + 34 K\Omega} \cong 2.98V$$
  
where VCC is set to 5V.



### Preliminary

#### 6.3.2 Monitor negative voltage:

The negative voltage should be connected two series resistors and a positive voltage VREF (is equal to 3.6V). In the Figure 11, the voltage V3 and V4 are two negative voltage which they are -12V and -5V respectively. The voltage V3 is connected to two serial resistors then is connected to another terminal VREF which is positive voltage. So as that the voltage node N12VIN can be obtain a posedge voltage if the scales of the two serial resistors are carefully selected. It is recommanded from Winbond that the scale of two serial resistors are R5=232K ohms and R6=56K ohm. the The input voltage of node -12VIN can be calculated by following equation.

$$N12VIN = (VREF + |V_5|) \times (\frac{232K\Omega}{232K\Omega + 56K\Omega}) + V_5$$
  
where VREF is equal 3.6V.

If the  $V_5$  is equal to -12V then the voltage is equal to 0.567V and the converted hexdecimal data is set to 35h by the 8-bit ADC with 16mV-LSB. This monitored value should be converted to the real negative votage and the express equation is shown as follows.

$$V_{5} = \frac{N12VIN - VREF \times b}{1 - b}$$

Where b is 232K/(232K+56K). If the N2VIN is 0.567 then the V5 is approximately equal to -12V.

The another negative voltage input V6 (approximate -5V) also can be evaluated by the similar method and the serial resistors can be selected with R7=120K ohms and R8=56K ohms by the Winbond recommended. The expression equation of V6 With -5V voltage is shown as follows.

$$V_{6} = \frac{N5VIN - VREF \times g}{1 - g}$$

Where the b is set to 120K/(120K+56K). If the monitored ADC value in the N5VIN channel is 0.8635, VREF=3.6V and the parameter b is 0.6818 then the negative voltage of V6 can be evalated to be - 5V.



### Preliminary

#### 6.3.3 Monitor temperature from thermistor:

The W83783S can connect three thermistors to measure three different envirment temperature. The specification of thermistor should be considered to (1)  $\beta$  value is 3435K, (2) resistor value is 10K ohms at 25°C. In the Figure 11, the themistor is connected by a serial resistor with 10K Ohms, then connect to VREF (Pin 37).

#### 6.3.4 Monitor temperature from Pentium II<sup>™</sup> thermal diode or bipolar transistor 2N3904

The W83783S can alternate the thermistor to Pentium  $II^{TM}$  (Deschutes) thermal diode interface or transistor 2N3904 and the circuit connection is shown as Figure 12. The pin of Pentium  $II^{TM}$  D- is connected to power supply ground (GND) and the pin D+ is connected to pin PIIx in the W83783S. The resistor R=30K ohms should be connected to VREF to supply the diode bias current and the bypass capacitor C=3300pF should be added to filter the high frequency noise. The transistor 2N3904 should be connected to a form with a diode, that is, the Base (B) and Collector (C) in the 2N3904 should be tied togeter to act as a thermal diode.



Figure 12.



### Preliminary

#### 6.4 FAN Speed Count and FAN Speed Control

#### 6.4.1 Fan speed count

Inputs are provides for signals from fans equipped with tachometer outputs. The level of these signals should be set to TTL level, and maximum input voltage can not be over +5.5V. If the input signals from the tachometer outputs are over the VCC, the external trimming circuit should be added to reduce the voltage to obtain the input specification. The normal circuit and trimming circuits are shown as Figure 13.

Determine the fan counter according to:

Count = 
$$\frac{1.35 \times 10^6}{\text{RPM} \times \text{Divisor}}$$

In other words, the fan speed counter has been read from register CR28 or CR29 or CR2A, the fan speed can be evaluated by the following equation.

 $RPM = \frac{1.35 \times 10^6}{Count \times Divisor}$ 

The default divisor is 2 and defined at CR47.bit7~4, CR4B.bit7~6, and Bank0 CR5D.bit5~7 which are three bits for divisor. That provides very low speed fan counter such as power supply fan. The followed table is an example for the relation of divisor, PRM, and count.

| Divisor     | Nominal<br>PRM | Time per<br>Revolution | Counts | 70% RPM | Time for 70% |
|-------------|----------------|------------------------|--------|---------|--------------|
| 1           | 8800           | 6.82 ms                | 153    | 6160    | 9.74 ms      |
| 2 (default) | 4400           | 13.64 ms               | 153    | 3080    | 19.48 ms     |
| 4           | 2200           | 27.27 ms               | 153    | 1540    | 38.96 ms     |
| 8           | 1100           | 54.54 ms               | 153    | 770     | 77.92 ms     |
| 16          | 550            | 109.08 ms              | 153    | 385     | 155.84 ms    |
| 32          | 275            | 218.16 ms              | 153    | 192     | 311.68 ms    |
| 64          | 137            | 436.32 ms              | 153    | 96      | 623.36 ms    |
| 128         | 68             | 872.64 ms              | 153    | 48      | 1246.72 ms   |

Table 1.



**Preliminary** 



#### 6.4.2 Fan speed control

The W83783S provides four sets for fan PWM speed control. The duty cycle of PWM can be programmed by a 8-bit registers which are defined in the Bank0 CR5A and CR5B. The default duty cycle is set to 100%, that is, the default 8-bit registers is set to FFh. The expression of duty can be represented as follows.

$$Duty - cycle(\%) = \frac{Programmed \ 8 - bit \ Register \ Value}{255} \times 100\%$$

The PWM clock frequency also can be program and defined in the Bank0.CR5C. The application circuit is shown as follows.



### Preliminary



#### 6.5 Temperature Measurement Machine

The temperature data format is 8-bit two's-complement for sensor 2 and 9-bit two -complement for sensor 1. The 8-bit temperature data can be obtained by reading the CR[27h]. The 9-bit temperature data can be obtained by reading the 8 MSBs from the Bank1 CR[50h] and the LSB from the Bank1 CR[51h] bit 7. The format of the temperature data is show in Table 1.

| Temperature | 8-Bit Digi   | ital Output | 9-Bit Digital Output |           |
|-------------|--------------|-------------|----------------------|-----------|
|             | 8-Bit Binary | 8-Bit Hex   | 9-Bit Binary         | 9-Bit Hex |
| +125øC      | 0111,1101    | 7Dh         | 0,1111,1010          | 0FAh      |
| +25øC       | 0001,1001    | 19h         | 0,0011,0010          | 032h      |
| +1øC        | 0000,0001    | 01h         | 0,0000,0010          | 002h      |
| +0.5øC      | -            | -           | 0,0000,0001          | 001h      |
| +0øC        | 0000,0000    | 00h         | 0,0000,0000          | 000h      |
| -0.5øC      | -            | -           | 1,1111,1111          | 1FFh      |
| -1øC        | 1111,1111    | FFh         | 1,1111,1110          | 1FFh      |
| -25øC       | 1110,0111    | E7h         | 1,1100,1110          | 1CEh      |
| -55øC       | 1100,1001    | C9h         | 1,1001,0010          | 192h      |

| Table 2 | 2. |
|---------|----|
|---------|----|



### Preliminary

#### 6.5.1 The W83783S temperature sensor 2 SMI# interrupt has two modes:

#### (1) Comparator Interrupt Mode

Setting the  $T_{HYST}$  (Temperature Hysteresis) limit to 127øC will set temperature sensor 1 SMI# to the Comparator Interrupt Mode. Temperature exceeds  $T_O$  (Over Temperature) Limit causes an interrupt and this interrupt will be reset by reading all the Interrupt Status Register. Once an interrupt event has occurred by exceeding  $T_O$ , then reset, if the temperature remains above the  $T_O$ , the interrupt will occur again when the next conversion has completed. If an interrupt event has occurred by exceeding  $T_O$  and not reset, the interrupts will not occur again. The interrupts will continue to occur in this manner until the temperature goes below  $T_O$ . (Figure 15-1)

#### (2) Two-Times Interrupt Mode

Setting the T<sub>HYST</sub> lower than T<sub>O</sub> will set temperature sensor 1 SMI# to the Two-Times Interrupt Mode. Temperature exceeding T<sub>O</sub> causes an interrupt and then temperature going below T<sub>HYST</sub> will also cause an interrupt if the previous interrupt has been reset by reading all the interrupt Status Register. Once an interrupt event has occurred by exceeding T<sub>O</sub>, then reset, if the temperature remains above the T<sub>HYST</sub>, the interrupt will not occur. (Figure 15-2)



\*Interrupt Reset when Interrupt Status Registers are read

Figure 15-1. Comparator Interrupt Mode

Figure 15-2. Two-Times Interrupt Mode



### Preliminary

#### 6.5.2 The W83783S temperature sensor 1 SMI# interrupt has three modes

#### (1) Comparator Interrupt Mode

Temperature exceeding  $T_O$  causes an interrupt and this interrupt will be reset by reading all the Interrupt Status Register. Once an interrupt event has occurred by exceeding  $T_O$ , then reset, if the temperature remains above the  $T_{HYST}$ , the interrupt will occur again when the next conversion has completed. If an interrupt event has occurred by exceeding  $T_O$  and not reset, the interrupts will not occur again. The interrupts will continue to occur in this manner until the temperature goes below  $T_{HYST}$ . (Figure 16-1)

#### (2) Two-Times Interrupt Mode

Temperature exceeding  $T_O$  causes an interrupt and then temperature going below  $T_{HYST}$  will also cause an interrupt if the previous interrupt has been reset by reading all the interrupt Status Register. Once an interrupt event has occurred by exceeding  $T_O$ , then reset, if the temperature remains above the  $T_{HYST}$ , the interrupt will not occur. (Figure 16-2)

#### (3) One-Time Interrupt Mode

Temperature exceeding  $T_0$  causes an interrupt and then temperature going below  $T_{HYST}$  will not cause an interrupt. Once an interrupt event has occurred by exceeding  $T_0$ , then going below  $T_{HYST}$ , an interrupt will not occur again until the temperature exceeding  $T_0$ . (Figure 16-3)



Interrupt Reset when Interrupt Status Registers are re

Figure 16-1. Comparator Interrupt Mode

Figure 16-2. Two-Times Interrupt Mode



### Preliminary



\*Interrupt Reset when Interrupt Status Registers are read

Figure 16-3. One-Time Interrupt Mode

#### 6.5.3 The W83783S temperature sensor 1 Over-Temperature (OVT#) has three modes

#### (1) Comparator Mode :

Setting Bank1 CR[52h] bit 2 to 0 will set OVT# signal to comparator mode. Temperature exceeding  $T_0$  causes the OVT# output activated until the temperature is less than  $T_{HYST}$ . (Figure 17)

#### (2) Interrupt Mode:

Setting Bank1 CR[52h] bit 2 to 1 will set OVT# signal to interrupt mode. Setting Temperature exceeding T<sub>o</sub> causes the OVT# output activated indefinitely until reset by reading temperature sensor 2 or sensor 3 registers. Temperature exceeding T<sub>o</sub>, then OVT# reset, and then temperature going below T<sub>HYST</sub> will also cause the OVT# activated indefinitely until reset by reading temperature sensor2 or sensor 3 registers. Once the OVT# activated by exceeding T<sub>o</sub>, then reset, if the temperature remains above T<sub>HYST</sub>, the OVT# will not be activated again.(Figure 17)



### Preliminary



### 6.6 Voltage and Fan SMI# mode :

#### 6.6.1 Voltage SMI# mode :

SMI# interrupt for voltage is Two-Times Interrupt Mode. Voltage exceeding high limit or going below low limit will causes an interrupt if the previous interrupt has been reset by reading all the interrupt Status Register. (Figure 18-1)

#### 6.6.2 Fan SMI# mode :

SMI# interrupt for fan is Two-Times Interrupt Mode. Fan count exceeding the limit, or exceeding and then going below the limit, will causes an interrupt if the previous interrupt has been reset by reading all the interrupt Status Register. (Figure 18-2)



### Preliminary





### Preliminary

### 7. REGISTERS AND RAM

#### 7.1 Configuration Register <sup>3</sup>/<sub>4</sub> Index 40h

Register Location: Power on Default Value Attribute: Size:

40h 00000001 binary Read/write 8 bits



Bit 7: A one restores power on default value to all registers except the Serial Bus Address register. This bit clears itself since the power on default is zero.

Bit 6: The logical 1 in this bit drives a zero on BEEP/GPO# pin.

Bit 5: Reserved

Bit 4: Reserved

Bit 3: A one disables the SMI# output without affecting the contents of Interrupt Status Registers. The device will stop monitoring. It will resume upon clearing of this bit.

Bit 2: Reserved

Bit 1: A one enables the SMI# Interrupt output.

Bit 0: A one enables startup of monitoring operations, a zero puts the part in standby mode.

**Note:** The outputs of Interrupt pins will not be cleared if the user writes a zero to this location after an interrupt has occurred unlike "INT\_Clear" bit.



### Preliminary

#### 7.2 Interrupt Status Register 1<sup>3</sup>/<sub>4</sub> Index 41h

Register Location: Power on Default Value Attribute: Size:





0

Bit 7: A one indicates the fan count limit of FAN2 has been exceeded.

41h

00h

- Bit 6: A one indicates the fan count limit of FAN1 has been exceeded.
- Bit 5: A one indicates a High limit of VT1 has been exceeded from temperature sensor.
- Bit 4: A one indicates a High limit of VT2 has been exceeded from temperature sensor .
- Bit 3: A one indicates a High or Low limit of +5VIN has been exceeded.
- Bit 2: A one indicates a High or Low limit of +3.3VIN has been exceeded.
- Bit 1: Reserved.
- Bit 0: A one indicates a High or Low limit of VCORE has been exceeded.

#### 7.3 Interrupt Status Register 2 ¾ Index 42h

| Register Location:     | 42h       |
|------------------------|-----------|
| Power on Default Value | 00h       |
| Attribute:             | Read Only |
| Size:                  | 8 bits    |



### Preliminary



Bit 7-4:Reserved.This bit should be set to 0.

- Bit 3: A one indicates the fan count limit of FAN3 has been exceeded.
- Bit 2: A one indicates a High or Low limit of -5VIN has been exceeded.
- Bit 1: A one indicates a High or Low limit of -12VIN has been exceeded.
- Bit 0: A one indicates a High or Low limit of +12VIN has been exceeded.

#### 7.4 SMI# Mask Register 1 3/4 Index 43h

| Register Location:     | 43h        |
|------------------------|------------|
| Power on Default Value | 00h        |
| Attribute:             | Read/Write |
| Size:                  | 8 bits     |



Bit 7-0: A one disables the corresponding interrupt status bit for SMI interrupt.



### Preliminary

### 7.5 SMI# Mask Register 2 3/4 Index 44h

| Register Location:     | 44h        |
|------------------------|------------|
| Power on Default Value | 00h        |
| Attribute:             | Read/Write |
| Size:                  | 8 bits     |



Bit 7-4: Reserved. This bit should be set to 0.

Bit 3-0: A one disables the corresponding interrupt status bit for  $\overline{SMI}$  interrupt.

### 7.6 Reserved Register <sup>3</sup>⁄<sub>4</sub> Index 45h-- 46h



### Preliminary

### 7.7 VID/Fan Divisor Register 3/4 Index 47h





Bit 7: Read Only - Reserved.

Bit 6-0: Read/Write - Serial Bus address <6:0>.



# Preliminary

### 7.9 Value RAM <sup>3</sup>/<sub>4</sub> Index 20h- 3Fh or 60h - 7Fh

| Index      | Description                                                                                  |
|------------|----------------------------------------------------------------------------------------------|
| 20h or 60h | VCORE reading                                                                                |
| 21h or 61h | Reserved                                                                                     |
| 22h or 62h | +3.3VIN reading                                                                              |
| 23h or 63h | +5VIN reading                                                                                |
| 24h or 64h | +12VIN reading                                                                               |
| 25h or 65h | -12VIN reading                                                                               |
| 26h or 66h | -5VIN reading                                                                                |
| 27h or 67h | Temperature sensor 2 (VT2) reading                                                           |
| 28h or 68h | FAN1 reading                                                                                 |
|            | <b>Note:</b> This location stores the number of counts of the internal clock per revolution. |
| 29h or 69h | FAN2 reading                                                                                 |
|            | <b>Note:</b> This location stores the number of counts of the internal clock per revolution. |
| 2Ah or 6Ah | FAN3 reading                                                                                 |
|            | <b>Note:</b> This location stores the number of counts of the internal clock per revolution. |
| 2Bh or 6Bh | VCORE High Limit, default value is defined by Vcore Voltage +0.2v.                           |
| 2Ch or 6Ch | VCORE Low Limit, default value is defined by Vcore Voltage -0.2v.                            |
| 2Dh or 6Dh | Reserved                                                                                     |
| 2Eh or 6Eh | Reserved                                                                                     |
| 2Fh or 6Fh | +3.3VIN High Limit                                                                           |
| 30h or 70h | +3.3VIN Low Limit                                                                            |
| 31h or 71h | +5VIN High Limit                                                                             |
| 32h or 72h | +5VIN Low Limit                                                                              |



### Preliminary

| Address A6-A0     | Description                                                                                       |
|-------------------|---------------------------------------------------------------------------------------------------|
| 33h or 73h        | +12VIN High Limit                                                                                 |
| 34h or 74h        | +12VIN Low Limit                                                                                  |
| 35h or 75h        | -12VIN High Limit                                                                                 |
| 36h or 76h        | -12VIN Low Limit                                                                                  |
| 37h or 77h        | -5VIN High Limit                                                                                  |
| 38h or 78h        | -5VIN Low Limit                                                                                   |
| 39h or 79h        | Temperature sensor 2 (VT2) High Limit                                                             |
| 3Ah or 7Ah        | Temperature sensor 2 (VT2) Hysteresis Limit                                                       |
| 3Bh or 7Bh        | FAN1 Fan Count Limit                                                                              |
|                   | <b>Note:</b> It is the number of counts of the internal clock for the Low Limit of the fan speed. |
| 3Ch or 7Ch        | FAN2 Fan Count Limit                                                                              |
|                   | <b>Note:</b> It is the number of counts of the internal clock for the Low Limit of the fan speed. |
| 3Dh or 7Dh        | FAN3 Fan Count Limit                                                                              |
|                   | Note: It is the number of counts of the internal clock for the Low Limit of the fan speed.        |
| 3E- 3Fh or 7E-7Fh | Reserved                                                                                          |

7.12 Value RAM — Index 20h- 3Fh or 60h - 7Fh, continued

Setting all ones to the high limits for voltages and fans (0111 1111 binary for temperature) means interrupts will never be generated except the case when voltages go below the low limits.



### Preliminary

#### 7.10 Voltage ID (VID4) & Device ID - Index 49h

| Register Location:     | 49h                      |
|------------------------|--------------------------|
| Power on Default Value | <7:1> is 000,0001b       |
|                        | <0> is mapped to VID <4> |
| Size:                  | 8 bits                   |



#### 7.11 Temperature 2 and Temperature 3 Serial Bus Address Register--Index 4Ah

Register Location:4AhPower on Default Value<7:0> = 0000,0001 binary. Reset by MRAttribute:Read/WriteSize:8 bits





### Preliminary

Bit 7-4 : Reserved

- Bit 3: Set to 1, disable temperature Sensor 1 and can not access any data from Temperature Sensor 1.
- Bit 2-0: Temperature 2 Serial Bus Address. The serial bus address is 1001xxx. Where xxx are defined in these bits.



Bit 7-6:Fan3 speed divisor.

Please refer to Bank0 CR[5Dh] , Fan divisor table.

- Bit 5-4: Select A/D Converter Clock Input.
- <5:4> = 00 default. ADC clock select 22.5 Khz.
- <5:4> = 01- ADC clock select 5.6 Khz. (22.5K/4)
- <5:4> = 10 ADC clock select 1.4Khz. (22.5K/16)
- <5:4> = 11 ADC clock select 0.35 Khz. (22.5K/64)



### Preliminary

Bit 3-2: Clock Input Select.

<3:2> = 00 - Pin 3 (CLKIN) select 14.318M Hz clock.

<3:2> = 01 - Default. Pin 3 (CLKIN) select 24M Hz clock.

<3:2> = 10 - Pin 3 (CLKIN) select 48M Hz clock .

<3:2> = 11 - Reserved. Pin3 no clock input.

Bit 1-0: Reserved. User defined.

#### 7.13 IRQ#/OVT# Property Select - Index 4Ch



Bit 7: Set to 1, select pin 9 SMI#/PWMOUT2 as PWM output. Set to 0, select pin 9 as SMI# output.

- Bit6: Set to 1, the SMI# output type of temperature sensor 1 is set to Comparator Interrupt mode. Set to 0, the SMI# output type is set to Interrupt mode (defined by CR[4Ch] Bit 5).
- Bit 5: Set to 1, the SMI# output type of temperature sensor 1 is set to One-Time interrupt mode. Set to 0, the SMI# output type of temperature sensor 1 is set to Two-Times interrupt mode.
- Bit 4 : Reserved. User Defined.
- Bit 3: Disable temperature sensor 1 over-temperature (OVT) output if set to 1. Default 0, enable OVT1 output through pin OVT#.
- Bit 2: Over-temperature polarity. Write 1, OVT# active high. Write 0, OVT# active low. Default 0.
- Bit 1-0: Reserved. User Defined.



## Preliminary

#### 7.14 FAN IN/OUT and BEEP/GPO# Control Register - Index 4Dh

| Register Location:     |                               | 4 | Dh   |   |   |   |   |    |                                        |                                                                   |
|------------------------|-------------------------------|---|------|---|---|---|---|----|----------------------------------------|-------------------------------------------------------------------|
| Power on Default Value | <7:0> 0001,0101. Reset by MR. |   |      |   |   |   |   |    | ₹.                                     |                                                                   |
| Attribute:             | Read/Write                    |   |      |   |   |   |   |    |                                        |                                                                   |
| Size:                  |                               | 8 | bits | 5 |   |   |   |    |                                        |                                                                   |
|                        | 7                             | 6 | 5    | 4 | 3 | 2 | 1 | 0  |                                        |                                                                   |
|                        |                               |   |      |   |   |   |   |    |                                        |                                                                   |
|                        |                               |   |      |   |   |   |   |    | FAN<br>FAN<br>FAN<br>FAN<br>FAN<br>GPO | NINC1<br>NOPV1<br>NINC2<br>NOPV2<br>NINC3<br>NOPV3<br>OSEL<br>ABN |
|                        |                               |   |      |   |   |   |   | 26 | - <b>.</b>                             | -                                                                 |

- Bit 7: Disable power-on abnormal the monitor voltage including V-Core A and +3.3V. If these voltage exceed the limit value, the pin (Open Drain) of BEEP will drives 300Hz and 600Hz frequency signal. Write 1, the frequency will be disable. Default 0. After power on, the system should set 1 to this bit to 1 in order to disable BEEP.
- Bit 6: BEEP/GPO# Pin Function Select. Write 1 Select GPO# function. Set 0, select BEEP function. This bit default 0.
- Bit 5: FAN 3 output value if FANINC3 sets to 0. Write 1, then pin 4 always generate logic high signal. Write 0, pin 4 always generates logic low signal. This bit default 0.
- Bit 4: FAN 3 Input Control. Set to 1, pin 4 acts as FAN clock input, which is default value. Set to 0, this pin 4 acts as FAN control signal and the output value of FAN control is set by this register bit 5. This output pin can connect to power PMOS gate to control FAN ON/OFF.
- Bit 3: FAN 2 output value if FANINC2 sets to 0. Write 1, then pin 3 always generate logic high signal. Write 0, pin 3 always generates logic low signal. This bit default 0.
- Bit 2: FAN 2 Input Control. Set to 1, pin 3 acts as FAN clock input, which is default value. Set to 0, this pin 3 acts as FAN control signal and the output value of FAN control is set by this register bit 3. This output pin can connect to power NMOS gate to control FAN ON/OFF.
- Bit 1: FAN 1 output value if FANINC1 sets to 0. Write 1, then pin 2 always generate logic high signal. Write 0, pin 2 always generates logic low signal. This bit default 0.
- Bit 0: FAN 1 Input Control. Set to 1, pin 2 acts as FAN clock input, which is default value. Set to 0, this pin 2 acts as FAN control signal and the output value of FAN control is set by this register bit 1. This output pin can connect to power PMOS gate to control FAN ON/OFF.



# Preliminary

#### 7.15 Register 50h ~ 5Fh Bank Select - Index 4Eh

| Register Location:     | 4Eh                                               |
|------------------------|---------------------------------------------------|
| Power on Default Value | <6:3> = Reserved, <7> = 1, <2:0> = 0. Reset by MR |
| Attribute:             | Read/Write                                        |
| Size:                  | 8 bits                                            |



Bit 7: HBACS- High byte access. Set to 1, access Register 4Fh high byte register.

Set to 0, access Register 4Fh low byte register. Default 1.

- Bit 6-3: Reserved. This bit should be set to 0.
- Bit 2-0: Index ports 0x50~0x5F Bank select.

#### 7.16 Winbond Vendor ID - Index 4Fh



Bit 15-8: Vendor ID High Byte if CR4E.bit7=1.Default 5Ch.

Bit 7-0: Vendor ID Low Byte if CR4E.bit7=0. Default A3h.



# Preliminary

## 7.17 Winbond Test Register -- Index 50h - 55h (Bank 0)

#### 7.18 BEEP Control Register 1-- Index 56h (Bank 0)

| Register Location:     |  |
|------------------------|--|
| Power on Default Value |  |
| Attribute:             |  |
| Size:                  |  |

56h <7:0> 0000,0000. Reset by MR. Read/Write



- Bit 7: Enable BEEP Output from FAN 2 if the monitor value exceed the limit value. Write 1, enable BEEP output, which is default value.
- Bit 6: Enable BEEP Output from FAN 1 if the monitor value exceed the limit value. Write 1, enable BEEP output, which is default value.
- Bit 5: Enable BEEP Output from Temperature Sensor 1 if the monitor value exceed the limit value. Write 1, enable BEEP output. Default 0
- Bit 4: Enable BEEP output for Temperature Sensor 2 if the monitor value exceed the limit value. Write 1, enable BEEP output. Default 0
- Bit 3: Enable BEEP output from VDD (+5V), Write 1, enable BEEP output if the monitor value exceed the limits value. Default 0, that is disable BEEP output.
- Bit 2: Enable BEEP output from +3.3V. Write 1, enable BEEP output, which is default value.
- Bit 1: Reserved.
- Bit 0: Enable BEEP Output from VCORE if the monitor value exceed the limits value. Write 1, enable BEEP output, which is default value



## Preliminary

#### 7.19 BEEP Control Register 2-- Index 57h (Bank 0)

Register Location: 57h

Power on Default Value <7:0> 1000-0000. Reset by MR.

Attribute: Read/Write Size: 8 bits



- Bit 7: Enable Global BEEP. Write 1, enable global BEEP output. Default 1. Write 0, disable all BEEP output.
- Bit 6-4: Reserved.
- Bit 3: Enable BEEP Output from FAN 3 if the monitor value exceed the limit value. Write 1, enable BEEP output. Default 0.
- Bit 2: Enable BEEP output from -5V, Write 1, enable BEEP output if the monitor value exceed the limits value. Default 0, that is disable BEEP output.
- Bit 1: Enable BEEP output from -12V, Write 1, enable BEEP output if the monitor value exceed the limits value. Default 0, that is disable BEEP output.
- Bit 0: Enable BEEP output from +12V, Write 1, enable BEEP output if the monitor value exceed the limits value. Default 0, that is disable BEEP output.



## Preliminary

## 7.20 Chip ID -- Index 58h (Bank 0)



Bit 7-6: Reserved

- Bit 5: Temperature sensor diode 1. Set to 1, select Pentium II compatible Diode. Set to 0 to select 2N3904 Bipolar mode.
- Bit 4: Temperature sensor diode 2. Set to 1, select Pentium II compatible Diode. Set to 0 to select 2N3904 Bipolar mode.
- Bit 3-0: Reserved



# Preliminary

## 7.22 PWMOUT1 Control Register -- Index 5Ah (Bank 0)

Register Location:5AhPower on default value:<7:0> 1111-1111. Reset by MR.Attribute:Read/WriteSize:8 bits



Write FF, Duty cycle is 100%, Write 00, Duty cycle is 0%.



# Preliminary

#### 7.23 PWMOUT2 Control Register -- Index 5Bh (Bank 0)





Bit 7: Reserved

Bit 6-4: PWMOUT1 clock selection.

The clock defined frequency is same as PWMOUT2 clock selection.



## **Preliminary**

Bit 3: Set to 1. Enable PWMOUT1 PWM Control Bit 2-0: PWMOUT2 clock Selection.

> <2:0> = 000: 46.87K Hz <2:0> = 001: 23.43K Hz (Default) <2:0> = 010: 11.72K Hz <2:0> = 011: 5.85K Hz <2:0> = 100: 2.93K Hz

#### 7.25 VBAT Monitor Control Register -- Index 5Dh (Bank 0)



- Bit 6: Fan2 divisor Bit 2. Bit 5: Fan1 divisor Bit 2.
- Bit 4: Reserved
- Bit 3: Reserved
- Bit 2: Temperature sensor 1 select into thermal diode such as Pentium II CPU supported. Set to 1, select bipolar sensor. Set to 0, select thermistor sensor.
- Bit 1: Temperature Sensor 2 type selection. Defined as DIODES1 described in the bit 2.
- Bit 0: Reserved

## Fan divisor table :

| Bit 2 | Bit 1 | Bit 0 | Fan<br>Divisor | Bit 2 | Bit 1 | Bit 0 | Fan Divisor |
|-------|-------|-------|----------------|-------|-------|-------|-------------|
| 0     | 0     | 0     | 1              | 1     | 0     | 0     | 16          |
| 0     | 0     | 1     | 2              | 1     | 0     | 1     | 32          |
| 0     | 1     | 0     | 4              | 1     | 1     | 0     | 64          |
| 0     | 1     | 1     | 8              | 1     | 1     | 1     | 128         |



# Preliminary

## 7.26 Reserved Register -- Index 5Eh (Bank 0)

#### 7.27 Reserved Register -- Index 5Fh (Bank 0)

#### 7.28 Temperature Sensor 1 Temperature (High Byte) Register - Index 00h

| Register Location: | 00h             |
|--------------------|-----------------|
| Attribute:         | Read Only       |
| Size:              | 8 bits          |
|                    |                 |
|                    | 7 6 5 4 3 2 1 0 |
|                    |                 |
|                    |                 |
|                    |                 |
|                    | TEMP2<8:1>      |
|                    |                 |
|                    |                 |

Bit 7: Temperature <8:1> of sensor 2, which is high byte.

## 7.29 Temperature Sensor 1 Temperature (Low Byte) Register - Index 00h



Bit 7: Temperature <0> of sensor2, which is low byte.

Bit 6-0: Reserved. This bit should be set to 0.



## **Preliminary**

## 7.30 Temperature Sensor 1 Configuration Register - Index 01h

| Register Location:                                     | 01h                                                                                                                                         |  |  |  |  |  |  |  |  |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Power on Default Value                                 | <7:0> = 0x00                                                                                                                                |  |  |  |  |  |  |  |  |
| Size:                                                  | 8 bits                                                                                                                                      |  |  |  |  |  |  |  |  |
|                                                        | 7 6 5 4 3 2 1 0<br>STOP2<br>INTMOD<br>Reserved<br>FAULT<br>Reserved<br>Reserved<br>Reserved<br>Reserved<br>Reserved<br>Reserved<br>Reserved |  |  |  |  |  |  |  |  |
| Bit 7-5: Read - Reserved. This bit should be set to 0. |                                                                                                                                             |  |  |  |  |  |  |  |  |

- Bit 4-3: Read/Write Number of faults to detect before setting OVT# output to avoid false tripping due to noise.
- Bit 2: Read Reserved. This bit should be set to 0.
- Bit 1: Read/Write OVT# Interrupt mode select. This bit default is set to 0, which is compared mode. set to 1, interrupt mode will be selected. When
- Bit 0: Read/Write When set to 1 the sensor will stop monitor.



## Preliminary

### 7.31 Temperature Sensor 1 Hysteresis (High Byte) Register - Index 02h

| Register Location:     |   | 02h           |
|------------------------|---|---------------|
| Power on Default Value |   | <7:0> = 0x4B  |
| Attribute:             |   | Read/Write    |
| Size:                  |   | 8 bits        |
|                        | 7 | 6 5 4 3 2 1 0 |
|                        |   |               |
|                        |   | THYST2<8:1>   |
|                        |   | * 3 5         |

Bit 7-0: Temperature hysteresis bit 8-1, which is High Byte. The temperature default 75 degree C.

## 7.32 Temperature Sensor 1 Hysteresis (Low Byte) Register - Index 02h

| Register Location:                 | 02h       |   |   |   |   |   |   |   |  |
|------------------------------------|-----------|---|---|---|---|---|---|---|--|
| Power on Default Value <7:0> = 0x0 |           |   |   |   |   |   |   |   |  |
| Attribute:                         | Read Only |   |   |   |   |   |   |   |  |
| Size:                              | 8 bits    |   |   |   |   |   |   |   |  |
|                                    |           |   |   |   |   |   |   |   |  |
|                                    | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |



Bit 7: Temperature hysteresis bit 0, which is low Byte.

Bit 6-0: Reserved. This bit should be set to 0.



# Preliminary

#### 7.33 Temperature Sensor 1 Over-temperature (High Byte) Register - Index 03h

| Register Location:     | 03h          |
|------------------------|--------------|
| Power on Default Value | <7:0> = 0x50 |
| Attribute:             | Read/Write   |
| Size:                  | 8 bits       |



Bit 7-0: Over-temperature bit 8-1, which is High Byte. The temperature default 80 degree C.

## 7.34 Temperature Sensor 1 Over-temperature (Low Byte) Register - Index 03h

| Register Location:    | 03h         |
|-----------------------|-------------|
| Power on Default Valu | <7:0> = 0x0 |
| Size:                 | 8 bits      |



Bit 7: Read/Write - Over-temperature bit 0, which is low Byte. Bit 6-0: Read Only - Reserved. This bit should be set to 0.



## Preliminary

### 7.35 Reserved Register -- Index 50h--52h (BANK4)

#### 7.36 BEEP Control Register 3 -- Index 53h (Bank 4)

**Register Location:** 53h Power on Default Value <7:0> 0000,0000. Reset by MR. Attribute: Read/Write Size: 8 bits 7 6 5 4 3 2 0 1 Reserved Reserved Reserved Reserved Reserved EN\_USER Reserved Reserved

Bit 7-6: Reserved.

Bit 5: User define BEEP output function. Write 1, the BEEP is always active. Write 0, this function is inactive. (Default 0)

Bit 4-0: Reserved.

#### 7.37 Reserved Register -- Index 54h--58h (Bank 4)

#### 7.38 Real Time Hardware Status Register I -- Index 59h (Bank 4)

| Register Location:     |                           | 5 | 59h |   |   |   |   |                           |                           |
|------------------------|---------------------------|---|-----|---|---|---|---|---------------------------|---------------------------|
| Power on Default Value | <7:0> 0000,0000. Reset by |   |     |   |   |   |   | by MR.                    |                           |
| Attribute:             | Read Only                 |   |     |   |   |   |   |                           |                           |
| Size:                  | 8 bits                    |   |     |   |   |   |   |                           |                           |
|                        | 7                         | 6 | 5   | 4 | 3 | 2 | 1 | 0                         | _                         |
|                        |                           |   |     |   |   |   |   |                           | ]                         |
|                        |                           |   |     |   |   |   |   |                           | - VCORE_STS<br>- Reserved |
|                        | +3                        |   |     |   |   |   |   | -+3.3VIN_STS<br>+5VIN_STS |                           |
|                        |                           |   |     | L |   |   |   |                           | - TEMP2_STS               |
|                        |                           |   |     |   |   |   |   |                           | TEMP1_STS<br>FAN1_STS     |
|                        | _                         |   |     |   |   |   |   |                           | — FAN2_STS                |



# Preliminary

- Bit 7: FAN 2 Status. Set 1, the fan speed counter is over the limit value. Set 0, the fan speed counter is in the limit range.
- Bit 6: FAN 1 Status. Set 1, the fan speed counter is over the limit value. Set 0, the fan speed counter is in the limit range.
- Bit 5: Temperature sensor 1 Status. Set 1, the voltage of temperature sensor is over the limit value. Set 0, the voltage of temperature sensor is in the limit range.
- Bit 4: Temperature sensor 2 Status. Set 1, the voltage of temperature sensor is over the limit value. Set 0, the voltage of temperature sensor is in the limit range.
- Bit 3: +5V Voltage Status. Set 1, the voltage of +5V is over the limit value. Set 0, the voltage of +5V is in the limit range.
- Bit 2: +3.3V Voltage Status. Set 1, the voltage of +3.3V is over the limit value. Set 0, the voltage of +3.3V is in the limit range.
- Bit 1: Reserved.
- Bit 0: VCORE Voltage Status. Set 1, the voltage of VCORE is over the limit value. Set 0, the voltage of VCORE is in the limit range.

#### 7.39 Real Time Hardware Status Register II -- Index 5Ah (Bank 4)

| Register Location:     | 5Ah      |                               |   |   |           |   |   |   |                                                                                                   |  |  |  |
|------------------------|----------|-------------------------------|---|---|-----------|---|---|---|---------------------------------------------------------------------------------------------------|--|--|--|
| Power on Default Value | <        | <7:0> 0000,0000. Reset by MR. |   |   |           |   |   |   |                                                                                                   |  |  |  |
| Attribute:             | tribute: |                               |   |   | Read Only |   |   |   |                                                                                                   |  |  |  |
| Size:                  |          | 8                             |   |   |           |   |   |   |                                                                                                   |  |  |  |
|                        | 7        | 6                             | 5 | 4 | 3         | 2 | 1 | 0 |                                                                                                   |  |  |  |
|                        |          |                               |   |   |           |   |   |   |                                                                                                   |  |  |  |
|                        |          |                               |   |   |           |   |   |   | +12VIN_STS<br>-12VIN_STS<br>-5VIN_STS<br>FAN3_STS<br>Reserved<br>Reserved<br>Reserved<br>Reserved |  |  |  |



# Preliminary

Bit 7-4: Reserved

- Bit 3: FAN3 Voltage Status. Set 1, the fan speed counter is over the limit value. Set 0, the fan speed counter is during the limit range.
- Bit 2: -5V Voltage Status. Set 1, the voltage of -5V is over the limit value. Set 0, the voltage of -5V is during the limit range.
- Bit 1: -12V Voltage Status. Set 1, the voltage of -12V is over the limit value. Set 0, the voltage of -12V is during the limit range.

Bit 0: +12V Voltage Status. Set 1, the voltage of +12V is over the limit value. Set 0, the voltage of +12V is in the limit range.



# Preliminary

## 8. SPECIFICATIONS

#### 8.1 Absolute Maximum Ratings

| PARAMETER             | RATING          | UNIT |
|-----------------------|-----------------|------|
| Power Supply Voltage  | -0.5 to 7.0     | V    |
| Input Voltage         | -0.5 to VDD+0.5 | V    |
| Operating Temperature | 0 to +70        | ° C  |
| Storage Temperature   | -55 to +150     | ° C  |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. **8.2 DC Characteristics** (Ta = 0° C to 70° C,  $V_{DD} = 5V \pm 10\%$ ,  $V_{SS} = 0V$ )

| PARAMETER                                                                                                               | SYM. | MIN. | TYP. | MAX. | UNIT | CONDITIONS    |  |
|-------------------------------------------------------------------------------------------------------------------------|------|------|------|------|------|---------------|--|
| I/O <sub>12t</sub> - TTL level bi-directional pin with source-sink capability of 12 mA                                  |      |      |      |      |      |               |  |
| Input Low Voltage                                                                                                       | VIL  |      |      | 0.8  | V    |               |  |
| Input High Voltage                                                                                                      | Vін  | 2.0  |      |      | V    |               |  |
| Output Low Voltage                                                                                                      | Vol  |      |      | 0.4  | V    | IOL = 12 mA   |  |
| Output High Voltage                                                                                                     | Vон  | 2.4  |      |      | V    | Iон = - 12 mA |  |
| Input High Leakage                                                                                                      | ILIH |      |      | +10  | μA   | VIN = VDD     |  |
| Input Low Leakage                                                                                                       | Ilil |      |      | -10  | μA   | VIN = 0V      |  |
| I/O <sub>12ts</sub> - TTL level bi-directional pin with source-sink capability of 12 mA and schmitt-trigger level input |      |      |      |      |      |               |  |
| Input Low Threshold Voltage                                                                                             | Vt-  | 0.5  | 0.8  | 1.1  | V    | VDD = 5 V     |  |
| Input High Threshold Voltage                                                                                            | Vt+  | 1.6  | 2.0  | 2.4  | V    | Vdd = 5 V     |  |
| Hysteresis                                                                                                              | Vтн  | 0.5  | 1.2  |      | V    | Vdd = 5 V     |  |
| Output Low Voltage                                                                                                      | Vol  |      |      | 0.4  | V    | IOL = 12 mA   |  |
| Output High Voltage                                                                                                     | Vон  | 2.4  |      |      | V    | IOH = - 12 mA |  |
| Input High Leakage                                                                                                      | Ilih |      |      | +10  | μΑ   | VIN = VDD     |  |
| Input Low Leakage                                                                                                       | Ilil |      |      | -10  | μΑ   | VIN = 0V      |  |



# Preliminary

| PARAMETER                           | SYM.              | MIN.        | TYP.                | MAX.        | UNIT    | c            | ONDITIONS |  |
|-------------------------------------|-------------------|-------------|---------------------|-------------|---------|--------------|-----------|--|
| OUT <sub>12t</sub> - TTL level out  | tput pin          | with sour   | ce-sink c           | apability o | f 12 mA |              |           |  |
| Output Low Voltage                  | Vol               |             |                     | 0.4         | V       | IOL = 12 mA  |           |  |
| Output High Voltage                 | Кон               | 2.4         |                     |             | V       | IOH = -12 mA |           |  |
| OD <sub>8</sub> - Open-drain out    | put pin           | with sink o | capability          | of 8 mA     |         |              |           |  |
| Output Low Voltage                  | Vol               |             |                     | 0.4         | V       | IOL = 8 mA   |           |  |
| OD <sub>12</sub> - Open-drain ou    | tput pin          | with sink   | capabilit           | y of 12 mA  |         |              |           |  |
| Output Low Voltage                  | Vol               |             |                     | 0.4         | V 4     | IOL = 12 mA  |           |  |
| OD <sub>48</sub> - Open-drain ou    | tput pin          | with sink   | capabilit           | y of 48 mA  | 1.2     | ~            |           |  |
| Output Low Voltage                  | Vol               |             | 0.4 V C IOL = 48 mA |             |         |              | nA        |  |
| IN <sub>t</sub> - TTL level input p | pin               |             |                     | 32          | 11.     |              |           |  |
| Input Low Voltage                   | VIL               |             |                     | 0.8         | V       |              |           |  |
| Input High Voltage                  | Vін               | 2.0         |                     |             | V       |              |           |  |
| Input High Leakage                  | ILIH              |             |                     | +10         | μA      | VIN = VDD    |           |  |
| Input Low Leakage                   | İLIL              |             |                     | -10         | μA      | VIN = 0 V    |           |  |
| IN <sub>ts</sub> - TTL level Se     | chmitt-t          | riggered in | nput pin            |             |         |              |           |  |
| Input Low Threshold V               | oltage            | Vt-         | 0.5                 | 0.8         | 1.1     | V            | Vdd = 5 V |  |
| Input High Threshold Voltage        |                   | Vt+         | 1.6                 | 2.0         | 2.4     | V            | VDD = 5 V |  |
| Hysteresis V                        |                   | Vтн         | 0.5                 | 1.2         |         | V            | VDD = 5 V |  |
| Input High Leakage                  | nput High Leakage |             |                     |             | +10     | μA           | VIN = VDD |  |
| Input Low Leakage                   |                   | ILIL        |                     |             | -10     | μA           | VIN = 0 V |  |



# Preliminary

## 8.3 AC Characteristics

# 8.3.1 Serial Bus Timing Diagram



## Serial Bus Timing

| PARAMETER                    | SYMBOL              | MIN. | MAX. | UNIT |
|------------------------------|---------------------|------|------|------|
| SCL clock period             | t <sub>SCL</sub>    | 10   |      | uS   |
| Start condition hold time    | t <sub>HD;SDA</sub> | 4.7  |      | uS   |
| Stop condition setup-up time | t <sub>su;sto</sub> | 4.7  |      | uS   |
| DATA to SCL setup time       | t <sub>SU;DAT</sub> | 120  |      | nS   |
| DATA to SCL hold time        | t <sub>HD;DAT</sub> | 5    |      | nS   |
| SCL and SDA rise time        | t <sub>R</sub>      |      | 1.0  | uS   |
| SCL and SDA fall time        | t <sub>F</sub>      |      | 300  | nS   |



# Preliminary

# 9. HOW TO READ THE TOP MARKING

The top marking of W83783S





# Preliminary

## **10. PACKAGE DIMENTIONS**

(24-pin SOP)



Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this data sheet belong to their respective owners.

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sale.

## 11. APPLICATION CIRCUIT OF WINBOND W83783S

