# 8Mb (512K x 16) Pseudo Static RAM #### **Features** • Wide voltage range: 2.70V-3.30V Access Time: 70nsUltra-low active power Typical active current: 2.0mA @ f = 1 MHz Typical active current: 11mA @ f = f<sub>max</sub> Ultra low standby power • Easy memory expansion with $\overline{CE}$ , $\overline{CE}_2$ , and $\overline{OE}$ features • Automatic power-down when deselected • CMOS for optimum speed/power · Offered in a 48 Ball BGA Package #### Functional Description<sup>[1]</sup> The WCMC8016V9X is a high-performance CMOS pseudo static RAM organized as 512K words by 16 bits that supports an asynchronous memory interface. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life® (MoBL®) in portable applications such as cellular telephones. The device can be put into standby mode reducing power consumption by more than 99% when deselected using CE LOW, CE2 HIGH or both BHE and BLE are HIGH. The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected (ČE HIGH, CE<sub>2</sub> LOW OE is deasserted HIGH), or during a write operation (Chip Enabled and Write Enable WE LOW). The device also has an automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling even when the chip is selected (Chip Enable $\overline{CE}$ LOW, $\overline{CE}_2$ HIGH and both $\overline{BHE}$ and $\overline{BLE}$ are LOW). Reading from the device is accomplished by asserting the Chip Enables (CE LOW and CE2 HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O7. If Byte High Enable (BHE) is LOW, then data from memory will appear on $I/O_8$ to $I/O_{15}$ . See the Truth Table for a complete description of read and write modes WeidaSemiconductor, Inc. 38-14026 #### Pin Configuration<sup>[2, 3, 4]</sup> #### Note: - NC "no connect" not connected internally to the die. DNU pins are to be left floating or tied to Vss. Ball G2 and H6 are the expansion pins for the 16Mb and 32Mb density resectively. 38-14026 Page - 2 - of 12 #### WCMC8016V9X #### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to + 150°C Ambient Temperature with Power Applied ......-55°C to + 85°C Supply Voltage to Ground Potential ..... -0.4V to 4.6V | DC Voltage Applied to Outputs in High Z State <sup>[5, 6, 7]</sup> | 0.2V to 3.3V | |--------------------------------------------------------------------|--------------| | DC Input Voltage <sup>[5, 6, 7]</sup> | | | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-Up Current | >200 mA | #### Operating Range<sup>[9]</sup> | Device | Range | Ambient Temperature | V <sub>CC</sub> | |-------------|------------|---------------------|-----------------| | WCMC8016V9X | Industrial | −25°C to +85°C | 2.70V to 3.30V | #### **Product Portfolio** | | | | | | Power Dissipa | ation | | |------------------|--------------------------------|---------------------|---------------------------------------------------------------|-------------------------------|-------------------------------------------------|---------------------------------|------------| | Product | duct V <sub>CC</sub> Range (V) | | V <sub>CC</sub> Range (V) Speed (ns) Operating I <sub>C</sub> | | Operating I <sub>CC</sub> (mA) | Standby | , Ι (υ.Δ.) | | | | | () | f = 1MHz f = f <sub>max</sub> | Standby | - Standby I <sub>SB2</sub> (μA) | | | | Min. | Typ. <sup>[8]</sup> | Max. | | Тур. <sup>[8]</sup> Мах. Тур. <sup>[8]</sup> Ма | x. Typ. <sup>[8]</sup> | Max. | | WCMC8016V9X-FI70 | 2.70 | 3.0 | 3.30 | 70 | 2 3.5 11 17 | 55 | 80 | #### Notes: - $V_{\rm IH(MAX)} = V_{\rm CC} + 0.5 \rm V$ for pulse durations less than 20ns. $V_{\rm IL(MIN)} = -0.5 \rm V$ for pulse durations less than 20ns. Overshoot and undershoot specifications are characterized and are not 100% tested. Typical values are included for reference only and are not guranteed or tested. Typical values are measured at $V_{\rm CC} = V_{\rm CC}$ (typ) and $T_{\rm A} = 25 \rm C$ $V_{\rm CC}$ must be at minimal operational levels before inputs are turned ON. 38-14026 Page - 3 - of 12 ### **Electrical Characteristics** Over the Operating Range | | | | | WCN | 1C8016V9 | X-70 | | | |------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|----------|--------------------------|----------|--| | Parameter | Description | Description Test Conditions | | | | Max. | Unit | | | V <sub>CC</sub> | Supply Voltage | | | | | 3.3 | V | | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -1.0 \text{ mA}$ | $V_{CC} = 2.70V$ | 2.4 | | | V | | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.0mA | V <sub>CC</sub> = 2.70V | | | 0.4 | V | | | V <sub>IH</sub> | Input HIGH Voltage | V <sub>CC</sub> = 2.7V to 3.3V | | 0.8*Vcc | | V <sub>CC</sub><br>+0.3V | V | | | V <sub>IL</sub> | Input LOW Voltage | $V_{CC}$ = 2.7V to 3.3V(F = 0) | | -0.3 | | 0.4 | V | | | I <sub>IX</sub> | Input Leakage<br>Current | $GND \le V_1 \le V_{CC}$ | | -1 | | +1 | μА | | | I <sub>OZ</sub> | Output Leakage<br>Current | $GND \le V_O \le V_{CC}$ , Output Disab | -1 | | +1 | μΑ | | | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | $f = f_{MAX} = 1/t_{RC}$<br>f = 1 MHz | -0 m | | | | mA<br>mA | | | I <sub>SB1</sub> | Automatic CE<br>Power-Down<br>Current — CMOS<br>Inputs | $\overline{\text{CE}} \ge V_{\text{CC}} - 0.2 \text{V or } \text{CE}_2 \le 0.2 \text{V}$ $V_{\text{IN}} \ge V_{\text{CC}} - 0.2 \text{V}$ , $V_{\text{IN}} \le 0.2 \text{V}$ ) $f = f_{\text{MAX}}$ (Address and Data Only), $f = 0$ ( $\overline{\text{OE}}$ , $\overline{\text{WE}}$ , $\overline{\text{BHE}}$ and $\overline{\text{BLE}}$ ), $V_{\text{CC}} = 3.30 \text{V}$ | | | 400 | μΑ | | | | I <sub>SB2</sub> | Automatic CE<br>Power-Down | $CE \ge V_{CC} - 0.2V$ or $CE_2 \le 0.2V$ | Vcc = 3.3V | | 55 | 80 | μΑ | | | | Current — CMOS | 0.2V,<br>$V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ , | Vcc = 3.0V | | 50 | 70 | μΑ | | | | Inputs | $f = 0, V_{CC} = 3.30V$ | Vcc = 2.8V | | 45 | 60 | μΑ | | ## Capacitance<sup>[10]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 8 | pF | #### Thermal Resistance<sup>[10]</sup> | Description | Test Conditions | Symbol | BGA | Unit | |---------------------------------------|------------------------------------------------------------------------|-------------------|-----|------| | | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | $\Theta_{JA}$ | 55 | °C/W | | Thermal Resistance (Junction to Case) | | $\Theta_{\sf JC}$ | 16 | °C/W | 38-14026 Page - 4 - of 12 Note: 10. Tested initially and after any design or process changes that may affect these parameters. #### **AC Test Loads and Waveforms** | Parameters | 3.0V V <sub>CC</sub> | Unit | |-----------------|----------------------|-------| | R1 | 1179 | Ω | | R2 | 1941 | Ω | | R <sub>TH</sub> | 733 | Ω | | $V_{TH}$ | 1.87 | V | | | DIN E | om.cn | 38-14026 Page - 5 - of 12 #### Switching Characteristics Over the Operating Range<sup>[11]</sup> | | | 70 r | ıs | | | |-----------------------------|---------------------------------------------------------------|--------|------|------|--| | Parameter | Description | Min. | Max. | Unit | | | READ CYCLE | | • | | • | | | t <sub>RC</sub> | Read Cycle Time | 70 | | ns | | | t <sub>AA</sub> | Address to Data Valid | | 70 | ns | | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | ns | | | t <sub>ACE</sub> | CE LOW and CE <sub>2</sub> HIGH to Data Valid | | 70 | ns | | | t <sub>DOE</sub> | OE LOW to Data Valid | | 35 | ns | | | t <sub>LZOE</sub> | OE LOW to LOW Z <sup>[12, 14]</sup> | 5 | | ns | | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[12, 14]</sup> | | 25 | ns | | | t <sub>LZCE</sub> | CE LOW and CE <sub>2</sub> HIGH to Low Z <sup>[12, 14]</sup> | 5 | | ns | | | t <sub>HZCE</sub> | CE HIGH and CE <sub>2</sub> LOW to High Z <sup>[12, 14]</sup> | | 25 | ns | | | t <sub>DBE</sub> | BLE / BHE LOW to Data Valid | 2 | 70 | ns | | | t <sub>LZBE</sub> | BLE / BHE LOW to Low Z <sup>[12, 14]</sup> | 5 | | ns | | | t <sub>HZBE</sub> | BLE / BHE HIGH to HIGH Z <sup>[12, 14]</sup> | 2. 6/1 | 25 | ns | | | t <sub>SK</sub> | Address Skew | 41. | 10 | ns | | | WRITE CYCLE <sup>[13]</sup> | 20 | | | • | | | t <sub>WC</sub> | Write Cycle Time | 70 | | ns | | | t <sub>SCE</sub> | CE LOW and CE <sub>2</sub> HIGH to Write End | 60 | | ns | | | t <sub>AW</sub> | Address Set-Up to Write End | 60 | | ns | | | t <sub>HA</sub> | Address Hold from Write End | 0 | | ns | | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | ns | | | t <sub>PWE</sub> | WE Pulse Width | 45 | | ns | | | t <sub>BW</sub> | BLE / BHE LOW to Write End | 60 | | ns | | | t <sub>SD</sub> | Data Set-Up to Write End | 45 | | ns | | | t <sub>HD</sub> | Data Hold from Write End | 0 | | ns | | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[12, 14]</sup> | | 25 | ns | | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[12, 14]</sup> | 5 | | ns | | #### Notes: signal that terminates the write. 14. High-Z and Low-Z parameters are characterized and are not 100% tested. 38-14026 Page - 6 - of 12 Test conditions for all parameters other than tri-state parameters assume signal transition time of 1ns/V, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ,l)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section.. t<sub>HZOE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedence state. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the ### **Switching Waveforms** #### Read Cycle 1 (Address Transition Controlled)<sup>15]</sup> Note: 15. WE is HIGH for read cycle. 38-14026 Page - 7 - of 12 #### Switching Waveforms (continued) ← t<sub>HZOE</sub> 16. Data I/O is high impedance if OE = V<sub>IH</sub>. 17. If Chip Enable goes INACTIVE and CE<sub>2</sub> goes LOW simultaneously with WE = V<sub>IH</sub>, the output remains in a high-impedance state. 18. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied. Page - 8 - of 12 38-14026 ### Switching Waveforms (continued) # Write Cycle 3 (WE Controlled, OE LOW)<sup>[17, 18]</sup> ## Write Cycle 4 (BHE/BLE Controlled, OE LOW) 17, 18] 38-14026 Page - 9 - of 12 ### Truth Table<sup>[19]</sup> | CE | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----|-----------------|----|----|-----|-----|--------------------------------------------------|---------------------|----------------------------| | Н | Х | Χ | Χ | Х | Χ | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Х | L | Χ | Χ | Х | Χ | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Х | Х | Χ | Χ | Н | Н | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | L | L | Data Out (I/O0 – I/O15) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | L | Data Out (I/O0 – I/O7);<br>High Z (I/O8 – I/O15) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | Н | High Z (I/O0 – I/O7);<br>Data Out (I/O8 – I/O15) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Н | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Χ | L | L | Data In (I/O0 - I/O15) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | Data In (I/O0 – I/O7);<br>High Z (I/O8 – I/O15) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | High Z (I/O0 – I/O7);<br>Data In (I/O8 – I/O15) | Write | Active (I <sub>CC</sub> ) | Note: 19. $H = V_{IH}, L = V_{IL}, X = Don't Care$ # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|------------------|-----------------|----------------------------------------------|--------------------| | 70 | WCMC8016V9X-FI70 | BA48K | 48-ball Fine Pitch BGA (6 mm × 8mm × 1.2 mm) | Industrial | 38-14026 Page - 10 - of 12 #### **Package** #### 48-Ball (6 mm x 8mm x 1.2 mm) FBGA BA48K MoBL and More Battery Life are trademarks of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders 38-14026 Page - 11 - of 12 | | Document Title: WCMC8016V9X MoBL3 <sup>®</sup> 8Mb (512K x 16) Pseudo Static RAM Document Number: 38-14026 | | | | | | | |------|------------------------------------------------------------------------------------------------------------|---------------|--------------------|-----------------------|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | ** | 130543 | 10/16/03 | MPR | New Datasheet | | | | 38-14026 Page - 12 - of 12