



# **Dual 10-Bit Serial Input Voltage Output DAC** with Internal Reference

Production Data, Rev 1.0, July 1999

## **FEATURES**

- Dual 10-bit voltage output DAC
- Single 2.7V to 5.5V supply
- DNL ±0.1 LSBs, INL ±0.4 LSBs
- Internal programmable voltage reference
- Low power consumption:
  - 5.5 mW, slow mode 5V supply
- 3.3 mW, slow mode 3V supply TMS320, (Q)  $SPI^{TM}$ , and Microwire compatible serial
- Programmable settling time of 1µs or 3.5µs typical
- Power down mode 10nA

## **APPLICATIONS**

- **Battery powered test instruments**
- Digital offset and gain adjustment
- Battery operated/remote industrial controls
- Machine and motion control devices
- Wireless telephone and communication systems
- Speech synthesis
- Arbitrary waveform generation

## DESCRIPTION

The WM2637 is a dual 10-bit voltage output, resistor string, digitalto-analogue converter. A software controlled power down mode is provided that reduces current consumption to 10nA.

The WM2637 features an internal programmable voltage reference simplifying overall system design. A reference voltage may also be supplied externally.

The device has been designed to interface efficiently to industry standard microprocessors and DSPs, including the TMS320 family. The WM2637 is programmed with a 16-bit serial word comprising of a latch address, mode DAC control bits and DAC or control data.

Excellent performance is delivered with a typical DNL of 0.1 LSBs. The programmable settling time allows the designer to optimize speed versus power consumption. The output stage is buffered by a x2 gain near rail-to-rail amplifier.

The device is available in an 8-pin SOIC package ideal for spacecritical applications. Commercial temperature (0° to 70°C) and industrial temperature (-40° to 85 °C) variants are supported.

## ORDERING INFORMATION

| DEVICE   | TEMP. RANGE  | PACKAGE    |
|----------|--------------|------------|
| WM2637CD | 0° to 70°C   | 8-pin SOIC |
| WM2637ID | -40° to 85°C | 8-pin SOIC |

## **BLOCK DIAGRAM**



## TYPICAL PERFORMANCE



## **WOLFSON MICROELECTRONICS LTD**

Lutton Court, Bernard Terrace, Edinburgh, EH8 9NX, UK Tel: +44 (0) 131 667 9386

Fax: +44 (0) 131 667 5176 Email: sales@wolfson.co.uk http://www.wolfson.co.uk

Production Data contains final specifications current on publication date. Supply of products conforms to Wolfson Microelectronics' Terms and Conditions.

# **PIN CONFIGURATION**



## PIN DESCRIPTION

| PIN NO | NAME | TYPE            | DESCRIPTION                          |
|--------|------|-----------------|--------------------------------------|
| 1      | DIN  | Digital input   | Serial data input.                   |
| 2      | SCLK | Digital input   | Serial clock input.                  |
| 3      | NCS  | Digital input   | Chip select. This pin is active low. |
| 4      | OUTA | Analogue output | DAC A analogue output.               |
| 5      | AGND | Supply          | Analogue ground.                     |
| 6      | REF  | Analogue I/O    | Reference voltage input/output.      |
| 7      | OUTB | Analogue output | DAC B analogue output                |
| 8      | VDD  | Supply          | Positive power supply.               |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified



ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device.

| CONDITION                                   |                            | MIN   | MAX        |
|---------------------------------------------|----------------------------|-------|------------|
| Supply voltage, VDD to AGND                 |                            |       | 7V         |
| Digital input voltage                       |                            | -0.3V | VDD + 0.3V |
| Reference input voltage                     |                            | -0.3V | VDD + 0.3V |
| Operating temperature range, T <sub>A</sub> | WM2637CD                   | 0°C   | 70°C       |
|                                             | WM2637ID                   | -40°C | 85°C       |
| Storage temperature                         |                            | -65°C | 150°C      |
| Lead temperature 1.6mm (1/16 inch           | ) soldering for 10 seconds |       | 260°C      |

## RECOMMENDED OPERATING CONDITIONS

| PARAMETER                        | SYMBOL            | TEST CONDITIONS | MIN | TYP | MAX       | UNIT |
|----------------------------------|-------------------|-----------------|-----|-----|-----------|------|
| Supply voltage                   | VDD               |                 | 2.7 |     | 5.5       | V    |
| High-level digital input voltage | V <sub>IH</sub>   | VDD = 5V        | 2   |     |           | V    |
| Low-level digital input voltage  | V <sub>IL</sub>   | VDD = 5V        |     |     | 8.0       | V    |
| Reference voltage to REF         | $V_{REF}$         |                 |     |     | VDD - 1.5 | V    |
| Load resistance                  | $R_L$             |                 | 2   |     |           | kΩ   |
| Load capacitance                 | C <sub>L</sub>    |                 |     |     | 100       |      |
| Serial Clock Rate                | F <sub>SCLK</sub> |                 |     |     | 20        |      |
| Operating free-air temperature   | T <sub>A</sub>    | WM2637CD        | 0   |     | 70        | °C   |
|                                  |                   | WM2637ID        | -40 |     | 85        | °C   |

Note: Reference voltages greater than VDD/2 will cause saturation for large DAC codes.

# **ELECTRICAL CHARACTERISTICS**

#### **Test Conditions:**

 $R_L$  = 10k $\Omega$ ,  $C_L$  = 100pF. VDD = 5V  $\pm$  10%,  $V_{REF}$  = 2.048V and VDD = 3V  $\pm$  10%,  $V_{REF}$  = 1.024V over recommended operating free-air temperature range (unless noted otherwise)

| PARAMETER                               | SYMBOL          | TEST CONDITIONS                                      | MIN | TYP  | MAX       | UNIT   |
|-----------------------------------------|-----------------|------------------------------------------------------|-----|------|-----------|--------|
| Static DAC Specifications               | •               |                                                      | •   | •    |           |        |
| Resolution                              |                 |                                                      | 10  |      |           | bits   |
| Integral non-linearity                  | INL             | See Note 1                                           |     | ±0.4 | ±1.0      | LSB    |
| Differential non-linearity              | DNL             | See Note 2                                           |     | ±0.1 | ±0.5      | LSB    |
| Zero code error                         | ZCE             | See Note 3                                           |     |      | ±24       | mV     |
| Gain error                              | GE              | See Note 4                                           |     |      | ±0.6      | % FSR  |
| D.c. power supply rejection ratio       | DC PSRR         | See Note 5                                           |     | 0.5  |           | mV/V   |
| Zero code error temperature coefficient |                 | See Note 6                                           |     | 10   |           | ppm/°C |
| Gain error temperature coefficient      |                 | See Note 6                                           |     | 10   |           | ppm/°C |
| DAC Output Specifications               |                 |                                                      | 4   | l.   | 1         |        |
| Output voltage range                    |                 |                                                      | 0   |      | VDD - 0.1 | V      |
| Output load regulation                  |                 | $2$ k $\Omega$ to $10$ k $\Omega$ load               | -1  | ±0.1 | ±0.25     | %      |
|                                         |                 | See Note 7                                           |     |      |           |        |
| Power Supplies                          |                 | 1 % " M"                                             |     |      |           |        |
| Active supply current                   | I <sub>DD</sub> | No load, $V_{IH} = VDD$ , $V_{IL} = 0V$              |     |      |           |        |
|                                         |                 | $VDD = 5V$ , $V_{REF} = 2.048V$ , Internal Slow      |     | 2.0  | 2.5       | mA     |
|                                         |                 | Fast                                                 |     | 4.2  | 5.0       | mA     |
|                                         |                 | $VDD = 5V$ , $V_{REF} = 2.048V$ , External           |     |      |           |        |
|                                         |                 | Slow                                                 |     | 1.7  | 2.1       | mA     |
|                                         |                 | Fast                                                 |     | 3.8  | 4.6       | mA     |
|                                         |                 | $VDD = 3V$ , $V_{REF} = 1.024V$ , Internal           |     |      |           |        |
|                                         |                 | Slow                                                 |     | 1.7  | 2.2       | mA     |
|                                         |                 | Fast                                                 |     | 3.7  | 4.6       | mA     |
|                                         |                 | $VDD = 3V$ , $V_{REF} = 1.024V$ , External           |     |      |           |        |
|                                         |                 | Slow                                                 |     | 1.4  | 1.8       | mA     |
|                                         |                 | Fast                                                 |     | 3.4  | 4.2       | mA     |
| Device device averally average          |                 | See Note 8                                           |     | 0.04 | 40        | ^      |
| Power down supply current               |                 | No load, all digital inputs 0V or VDD                |     | 0.01 | 10        | μΑ     |
|                                         |                 | See Note 9                                           |     |      |           |        |
| Dynamic DAC Specifications              |                 | Sec Note 3                                           | l   | l    | l.        |        |
| Slew rate                               |                 | DAC code 32 to 1023, 10%-90%                         |     |      |           |        |
|                                         |                 | Slow                                                 |     | 1.5  |           | V/μs   |
|                                         |                 | Fast                                                 |     | 8.0  |           | V/μs   |
|                                         |                 | See Note 10                                          |     |      |           | •      |
| Settling time                           |                 | DAC code 32 to 1023                                  |     |      |           |        |
|                                         |                 | Slow                                                 |     | 3.5  |           | μs     |
|                                         |                 | Fast                                                 |     | 1.0  |           | μs     |
|                                         |                 | See Note 11                                          |     |      |           |        |
| Glitch energy                           |                 | Code 511 to 512                                      |     | 10   |           | nV-s   |
| Signal to noise ratio                   | SNR             | fs = 400ksps, f <sub>OUT</sub> = 1kHz,<br>BW = 20kHz | 53  | 56   |           | dB     |
|                                         |                 | See Note 12                                          |     |      |           |        |
| Signal to noise and distortion ratio    | SNRD            | $fs = 400ksps, f_{OUT} = 1kHz,$<br>BW = 20kHz        | 50  | 54   |           | dB     |

#### **Test Conditions:**

 $R_L$  = 10k $\Omega$ ,  $C_L$  = 100pF. VDD = 5V  $\pm$  10%,  $V_{REF}$  = 2.048V and VDD = 3V  $\pm$  10%,  $V_{REF}$  = 1.024V over recommended operating free-air temperature range (unless noted otherwise)

| PARAMETER                      | SYMBOL              | TEST CONDITIONS                                                     | MIN      | TYP        | MAX   | UNIT |
|--------------------------------|---------------------|---------------------------------------------------------------------|----------|------------|-------|------|
|                                |                     | See Note 12                                                         |          |            |       |      |
| Total harmonic distortion      | THD                 | fs = 400ksps, f <sub>OUT</sub> = 1kHz,<br>BW = 20kHz<br>See Note 12 |          | -61        | -50   | dB   |
| Spurious free dynamic range    | SPFDR               | fs = 400ksps, f <sub>OUT</sub> = 1kHz,<br>BW = 20kHz<br>See Note 12 | 51       | 62         |       | dB   |
| Reference Configured As Input  |                     |                                                                     | <b>.</b> |            |       |      |
| Reference input resistance     | R <sub>REFIN</sub>  |                                                                     |          | 10         |       | MΩ   |
| Reference input capacitance    | C <sub>REFIN</sub>  |                                                                     |          | 55         |       | pF   |
| Reference feedthrough          |                     | V <sub>REF</sub> = 1VPP at 1kHz<br>+ 1.024V dc, DAC code 0          |          | -60        |       | dB   |
| Reference input bandwidth      |                     | V <sub>REF</sub> = 0.2VPP + 1.024V dc<br>DAC code 1024<br>Slow      | a        | 4.0        |       | MHz  |
|                                |                     | Fast                                                                | 10       | 1.0<br>1.0 |       | MHz  |
| Reference Configured As Output |                     | 3, 34                                                               | -10      |            |       |      |
| Low reference voltage          | $V_{REFOUTL}$       | 20 3 13                                                             | 1.003    | 1.024      | 1.045 | V    |
| High reference voltage         | $V_{REFOUTH}$       | VDD > 4.75V                                                         | 2.027    | 2.048      | 2.069 | V    |
| Output source current          | I <sub>REFSRC</sub> | A C                                                                 |          |            | 1     | mA   |
| Output sink current            | I <sub>REFSNK</sub> |                                                                     | -1       |            |       | mA   |
| Load Capacitance               |                     |                                                                     |          |            | 100   | pF   |
| PSRR                           |                     |                                                                     |          | -48        |       | dB   |
| Digital Inputs                 |                     |                                                                     | •        | •          |       | •    |
| High level input current       | l <sub>iH</sub>     | Input voltage = VDD                                                 |          |            | 1     | μΑ   |
| Low level input current        | I <sub>IL</sub>     | Input voltage = 0V                                                  |          |            | -1    | μΑ   |
| Input capacitance              | Cı                  |                                                                     |          | 8          |       | pF   |

## Notes:

- 1. **Integral non-linearity (INL)** is the maximum deviation of the output from the line between zero and full scale (excluding the effects of zero code and full scale errors).
- Differential non-linearity (DNL) is the difference between the measured and ideal 1LSB amplitude change of any adjacent two
  codes. A guarantee of monotonicity means the output voltage changes in the same direction (or remains constant) as a change
  in digital input code.
- 3. **Zero code erro**r is the voltage output when the DAC input code is zero.
- 4. **Gain error** is the deviation from the ideal full scale output excluding the effects of zero code error.
- 5. **Power supply rejection ratio** is measured by varying VDD from 4.5V to 5.5V and measuring the proportion of this signal imposed on the zero code error and the gain error.
- 6. **Zero code error** and **Gain error** temperature coefficients are normalised to full scale voltage.
- 7. **Output load regulation** is the difference between the output voltage at full scale with a  $10k\Omega$  load and  $2k\Omega$  load. It is expressed as a percentage of the full scale output voltage with a  $10k\Omega$  load.
- 8. I<sub>DD</sub> is measured while continuously writing code 1512 to the DAC. For V<sub>IH</sub> < VDD 0.7V and V<sub>IL</sub> > 0.7V supply current will increase
- 9. Typical supply current in power down mode is 10nA. Production test limits are wider for speed of test.
- 10. Slew rate results are for the lower value of the rising and falling edge slew rates
- 11. **Settling time** is the time taken for the signal to settle to within 0.5LSB of the final measured value for both rising and falling edges. Limits are ensured by design and characterisation, but are not production tested.
- SNR, SNRD, THD and SPFDR are measured on a synthesised sinewave at frequency f<sub>OUT</sub> generated with a sampling frequency fs.

## **SERIAL INTERFACE**



Figure 1 Timing Diagram

## **Test Conditions:**

 $R_L$  = 10k $\Omega$ ,  $C_L$  = 100pF. VDD = 5V  $\pm$  10%,  $V_{REF}$  = 2.048V and VDD = 3V  $\pm$  10%,  $V_{REF}$  = 1.024V over recommended operating free-air temperature range (unless noted otherwise)

| SYMBOL              | TEST CONDITIONS                                                                   | MIN 💐   | TYP   | MAX | UNIT |
|---------------------|-----------------------------------------------------------------------------------|---------|-------|-----|------|
| OTHIDOL             | TEOT CONDITIONS                                                                   | IVIII A | 7 111 | WAX | ONIT |
| tsucss              | Setup time NCS low before SCLK low                                                | 10      | -10   |     | ns   |
| t <sub>sucs1</sub>  | Setup time, rising edge of SCLK to rising edge of NCS, external end of write      | 10      | C     |     | ns   |
| t <sub>SUCS2</sub>  | Setup time, rising edge of SCLK to falling edge of NCS, start of next write cycle | 5       |       |     | ns   |
| t <sub>WCL</sub>    | Pulse duration, SCLK high                                                         | 25      |       |     | ns   |
| t <sub>WCH</sub>    | Pulse duration, SCLK low                                                          | 25      |       |     | ns   |
| t <sub>SUDCLK</sub> | Setup time, data ready before SCLK falling edge                                   | 10      |       |     | ns   |
| t <sub>HDCLK</sub>  | Hold time, data held valid after SCLK falling edge                                | 5       |       |     | ns   |

# **TYPICAL PERFORMANCE GRAPHS**



WOLFSON MICROELECTRONICS LTD

Figure 5 Source Current VDD = 3V

Figure 6 Source Current VDD = 5V

## **DEVICE DESCRIPTION**

#### **GENERAL FUNCTION**

The device uses a resistor string network buffered with an op amp to convert 10-bit digital data to analogue voltage levels (see Block Diagram). The output voltage is determined by the reference input voltage and the input code according to the following relationship:

Output voltage = 
$$2(V_{REF})\frac{code}{1024}$$

|      | INPUT |      | OUTPUT                                            |
|------|-------|------|---------------------------------------------------|
| 11   | 1111  | 1111 | $2(V_{REF})\frac{1023}{1024}$                     |
|      | :     |      | :                                                 |
| 10   | 0000  | 0001 | 2(VREF ) <u>513</u><br>1024                       |
| 10   | 0000  | 0000 | $2\left(V_{REF}\right)\frac{512}{1024} = V_{REF}$ |
| 01   | 1111  | 1111 | $2(V_{REF})\frac{511}{1024}$                      |
|      | :     |      | 4 19                                              |
| 00   | 0000  | 0001 | $2(V_{REF})\frac{1}{1024}$                        |
| 0000 | 0000  | 0000 | OV OV                                             |

Table 1 Binary Code Table (0V to 2VREF Output), Gain = 2

## **POWER ON RESET**

An internal power-on-reset circuit resets the DAC registers to all 0s on power-up.

## **BUFFER AMPLIFIER**

The output buffer has a near rail-to-rail output with short circuit protection and can reliably drive a  $2k\Omega$  load with a 100pF load capacitance.

#### **SERIAL INTERFACE**

When chip select (NCS) is low, the input data is read into a 16-bit shift register with the input data clocked in most significant bit first. The falling edge of the SCLK input shifts the data into the input register. After 16 bits have been transferred, the next rising edge on SCLK or NCS then transfers the data to the DAC latch. When NCS is high, input data cannot be clocked into the input register (see Table 2).

## **SERIAL CLOCK AND UPDATE RATE**

Figure 1 shows the device timing. The maximum serial rate is:

$$f_{SCLK}max = \frac{1}{t_{WCH\,min} + t_{WCL\,min}} = 20MHz$$

The digital update rate is limited to an 800ns period, or 1.25MHz frequency. However, the DAC settling time to 10 bits limits the update rate for large input step transitions.

## **SOFTWARE CONFIGURATION OPTIONS**

The 16 bits of data can be transferred with the sequence shown in Table 2. D11-D2 contains the 10-bit data word. D15-D12 hold the programmable options which are summarized Table 3

| D15 | D14 | D13 | D12 | D11 | D10 | D9    | D8     | D7      | D6     | D5      | D4      | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|-------|--------|---------|--------|---------|---------|----|----|----|----|
| R1  | SPD | PWD | R0  |     |     | New D | AC val | ue or c | ontrol | registe | r value |    |    | Х  | Х  |

**Table 2 Serial Word Format** 

#### PROGRAMMABLE SETTLING TIME

Settling time is a software selectable 1 $\mu s$  or 3.5 $\mu s$  typical, to within  $\pm 0.5 LSB$  of final value. This is controlled by the value of D14. A ONE defines a settling time of 1 $\mu s$ , a ZERO defines a settling time of 3.5 $\mu s$ .

#### PROGRAMMABLE POWER DOWN

The power down function is controlled by D13. A ZERO configures the device as active, or fully powered up, a ONE configures the device into power down mode. When the power down function is released the device reverts back to the DAC code set prior to power down.

#### **REGISTER ADDRESSING**

A separate internal control register is available. This is accessed from the register access bits R1 (Bit D15) and R0 (Bit D12).

| R1        | R0        | REGISTER                                                 |
|-----------|-----------|----------------------------------------------------------|
| (BIT D15) | (BIT D12) |                                                          |
| 0         | 0         | Write data to DAC B and BUFFER                           |
| 0         | 1         | Write data to BUFFER                                     |
| 1         | 0         | Write data to DAC A and update DAC B with BUFFER content |
| 1         | 1         | Write data to control register                           |

#### **Table 3 Programmable Options**

The contents of the control register, shown below in Table 4, are used to program the internal reference function

| D11 | D10 | D9 | D8 | D7  | D6 🖠 | D5 | D4 | D3 | D2 | D1   | D0   |
|-----|-----|----|----|-----|------|----|----|----|----|------|------|
| х   | х   | х  | х  | x 1 | ×    | X  | X  | X  | Х  | REF1 | REF0 |

**Table 4 Control Register Contents** 

## PROGRAMMABLE INTERNAL REFERENCE

The reference can be sourced internally or externally under software control. If an external reference voltage is applied to the REF pin, the device must be configured to accept this.

If an external reference is selected, the reference voltage input is buffered which makes the DAC input resistance independent of code. The REF pin has an input resistance of  $10M\Omega$  and an input capacitance of typically 55pF. The reference voltage determines the DAC full-scale output.

If an internal reference is selected, a voltage of 1.024V or 2.048V is available. The internal reference can source up to 1mA and can therefore be used as an external system reference.

| REF1     | REF0     | REGISTER |
|----------|----------|----------|
| (BIT D1) | (BIT D0) |          |
| 0        | 0        | External |
| 0        | 1        | 1.024V   |
| 1        | 0        | 2.048V   |
| 1        | 1        | External |

## **Table 5 Internal Reference Options**

#### Examples:

1. Set internal reference voltage to 2.048V

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 1   | Х   | 0   | 1   | Х   | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | 1  | 0  |

2. Write new DAC A value and update DAC A output

| D15 | D14 | D13 | D12 | D11 | D10                    | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|------------------------|----|----|----|----|----|----|----|----|----|----|
| 0   | Х   | 0   | 0   |     | New DAC A output value |    |    |    |    |    | Х  | Х  |    |    |    |

## **FUNCTION OF THE LATCH CONTROL BITS (D15 AND D12)**

#### PURPOSE AND USE OF THE DOUBLE BUFFER

Normally only one DAC output can change after a write. The double buffer allows both DAC outputs to change after a single write. This is achieved by the two following steps.

- A double buffer only write is executed to store the new DAC B data without changing the DAC A and B outputs.
- Following the previous step, a write to latch A is executed. This writes the serial interface register (SIR) data to latch A and also writes the double buffer contents to latch B. Thus both DACs receive their new data at the same time and so both DAC outputs begin to change at the same time.

Unless a double buffer only write is issued, the latch B and double buffer contents are identical. Thus, following a write to latch A or B with another write to latch A does not change the latch B contents.

Three data transfer options are possible. All transfers occur immediately after NCS goes high (or on the sixteenth positive SCLK edge, whichever is earlier) and are described in the following sections).

## LATCH A WRITE, LATCH B UPDATE (D15 = HIGH, D12 = LOW)

The serial interface register (SIR) data are written to latch A and the double buffer latch contents are written to latch B. The double buffer contents are unaffected. This program bit condition allows simultaneous output updates of both DACs.



Figure 7 Latch A Write, Latch B Update

#### LATCH B AND DOUBLE BUFFER 1 WRITE (D15 = LOW, D12 = LOW)

The SIR data are written to both latch B and the double buffer. Latch A is unaffected.



Figure 8 Latch B and Double Buffer Write

## **DOUBLE BUFFER ONLY WRITE (D15 = LOW, D12 = HIGH)**

The SIR data are written to the double buffer only. Latch A and B contents are unaffected.



Figure 9 Double Buffer Only Write

#### **OPERATIONAL EXAMPLES**

1. changing the latch A data from zero to full code

Assuming that latch A starts at zero code (e.g. after power up), the latch can be filled with 1s by writing (bit D15 on the left, D0 on the right)

1X00 1111 1111 11xx

to the serial interface. Bit D14 can be zero to select slow mode or one to select fast mode.

The latch B contents and DAC B output are not changed by this write unless the double buffer contents are different from the latch B contents. This can only be true if the last write was a double buffer-only write.

2. changing the latch B data from zero to full code

Assuming that latch B starts at zero code (e.g. after power up), the latch can be filled with 1s by writing (bit D15 on the left, D0 on the right)

0X00 1111 1111 11xx

to the serial interface. Bit D14 can be zero to select slow mode or one to select fast mode. The data (bits D2 to D11) are written to both the double buffer and latch B.

The latch A contents and the DAC A output are not changed by this write.

3. double buffered change of both DAC outputs

Assuming that DACs A and B start at zero code (e.g. after power up), if DAC A is to be driven to mid-scale and DAC B to full-scale, and if the outputs are to begin rising at the same time, this can be achieved as follows:

First,

0d01 1111 1111 11xx

is written (bit D15 on the left, D0 on the right) to the serial interface. This loads the full-scale code into the double buffer but does not change the latch B contents and the DAC B output voltage. The latch A contents and the DAC A output are also unaffected by this write operation.

Changing from fast to slow to fast mode changes the supply current which can glitch the outputs, and so D14 (designated by d in the above data word) should be set to maintain the speed mode set by the previous write.

Next.

1d00 1000 0000 00xx

is written (bit D15 on the left, D0 on the right) to the serial interface. This writes the mid-scale code (1000000000) to latch A and also copies the full-scale code from the double buffer to latch B. Both DAC outputs thus begin to rise after the second write.

# **PACKAGE DIMENSIONS**



|                | Dimer            | nsions | Dimensions |        |  |  |  |  |  |
|----------------|------------------|--------|------------|--------|--|--|--|--|--|
| Symbols        | (m               | m)     | (Inches)   |        |  |  |  |  |  |
|                | MIN              | MAX    | MIN        | MAX    |  |  |  |  |  |
| Α              | 1.35             | 1.75   | 0.0532     | 0.0688 |  |  |  |  |  |
| $\mathbf{A}_1$ | 0.10             | 0.25   | 0.0040     | 0.0098 |  |  |  |  |  |
| В              | 0.33             | 0.51   | 0.0130     | 0.0200 |  |  |  |  |  |
| С              | 0.19             | 0.25   | 0.0075     | 0.0098 |  |  |  |  |  |
| D              | 4.80             | 5.00   | 0.1890     | 0.1968 |  |  |  |  |  |
| е              | 1.27             | BSC    | 0.050 BSC  |        |  |  |  |  |  |
| E              | 3.80             | 4.00   | 0.1497     | 0.1574 |  |  |  |  |  |
| h              | 0.25             | 0.50   | 0.0099     | 0.0196 |  |  |  |  |  |
| Н              | 5.80             | 6.20   | 0.2284     | 0.2440 |  |  |  |  |  |
| L              | 0.40             | 1.27   | 0.0160     | 0.0500 |  |  |  |  |  |
| α              | 0°               | 8°     | 0°         | 8°     |  |  |  |  |  |
|                |                  |        |            |        |  |  |  |  |  |
| REF:           | JEDEC.95, MS-012 |        |            |        |  |  |  |  |  |

- NOTES:
  A. ALL LINEAR DIMENSIONS ARE IN MILLIMETERS (INCHES).
  B. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE.
  C. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSION, NOT TO EXCEED 0.25MM (0.010IN).
  D. MEETS JEDEC.95 MS-012, VARIATION = AA. REFER TO THIS SPECIFICATION FOR FURTHER DETAILS.