## Quad Digital Controlled Potentionmeters (XDCP™) Data Sheet December 14, 2006 FN8164.5 ## Non-Volatile/Low Power/2-Wire/64 Taps The X9241A integrates four digitally controlled potentiometers (XDCP) on a monolithic CMOS integrated microcircuit. The digitally controlled potentiometer is implemented using 63 resistive elements in a series array. Between each element are tap points connected to the wiper terminal through switches. The position of the wiper on the array is controlled by the user through the 2-wire bus interface. Each potentiometer has associated with it a volatile Wiper Counter Register (WCR) and 4 nonvolatile Data Registers (DR0:DR3) that can be directly written to and read by the user. The contents of the WCR controls the position of the wiper on the resistor array through the switches. Power up recalls the contents of DR0 to the WCR. The XDCP can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing. #### Features - · Four potentiometers in one package - 2-wire serial interface - · Register oriented format - Direct read/write/transfer of wiper positions - Store as many as four positions per potentiometer - Terminal Voltages: +5V, -3.0V - Cascade resistor arrays - Low power CMOS - High Reliability - Endurance-100,000 data changes per bit per register - Register data retention-100 years - 16-bytes of nonvolatile memory - 3 resistor array values - $2k\Omega$ , $10k\Omega$ , $50k\Omega$ or combination - Cascadable for values of 4kΩ to 200kΩ - Resolution: 64 taps each pot - 20 Ld plastic DIP, 20 Ld TSSOP and 20 Ld SOIC packages - Pb-free plus anneal available (RoHS compliant) ## **Block Diagram** ## X9241A ## **Ordering Information** | PART NUMBER | PART MARKING | V <sub>CC</sub> LIMITS (V) | POTENTIOMETER<br>ORGANIZATION<br>(k) | TEMP RANGE | PACKAGE | |------------------------|--------------|----------------------------|--------------------------------------|------------|-------------------------| | X9241AMP | X9241AMP | 5 ±10% | 2/10/50 | 0 to +70 | 20 Ld PDIP | | X9241AMPZ (Note) | X9241AMPZ | | Pot 0 = 2k | 0 to +70 | 20 Ld PDIP*** (Pb-free) | | X9241AMPI | X9241AMPI | | Pot 1 = 10k | -40 to +85 | 20 Ld PDIP | | X9241AMPIZ (Note) | X9241AMPIZ | | Pot 2 = 10k | -40 to +85 | 20 Ld PDIP*** (Pb-free) | | X9241AMS* | X9241AMS | | Pot 3 = 50k | 0 to +70 | 20 Ld SOIC | | X9241AMSZ* (Note) | X9241AMS Z | | | 0 to +70 | 20 Ld SOIC (Pb-free) | | X9241AMSI*, ** | X9241AMSI | | | -40 to +85 | 20 Ld SOIC | | X9241AMSIZ* (Note) | X9241AMSI Z | | | -40 to +85 | 20 Ld SOIC (Pb-free) | | X9241AMV* | X9241AMV | | | 0 to +70 | 20 Ld TSSOP | | X9241AMVZ* (Note) | X9241AMV Z | | | 0 to +70 | 20 Ld TSSOP (Pb-free) | | X9241AMVI*, ** | X9241AMVI | | | -40 to +85 | 20 Ld TSSOP | | X9241AMVIZ* (Note) | X9241AMVI Z | | | -40 to +85 | 20 Ld TSSOP (Pb-free) | | X9241AWP | X9241AWP | | 10 | 0 to +70 | 20 Ld PDIP | | X9241AWPI | X9241AWPI | | Pot 0 = 10k | -40 to +85 | 20 Ld PDIP | | X9241AWPIZ (Note) | X9241AWPI Z | | Pot 1 = 10k | -40 to +85 | 20 Ld PDIP*** (Pb-free) | | X9241AWS*, ** | X9241AWS | | Pot 2 = 10k | 0 to +70 | 20 Ld SOIC | | X9241AWSZ*, ** (Note) | X9241AWS Z | | Pot 3 = 10k | 0 to +70 | 20 Ld SOIC (Pb-free) | | X9241AWSI* | X9241AWSI | | | -40 to +85 | 20 Ld SOIC | | X9241AWSIZ* (Note) | X9241AWSI Z | | | -40 to +85 | 20 Ld SOIC (Pb-free) | | X9241AWV*, ** | X9241AWV | | | 0 to +70 | 20 Ld TSSOP | | X9241AWVZ* (Note) | X9241AWVZ | | | 0 to +70 | 20 Ld TSSOP (Pb-free) | | X9241AWVI*, ** | X9241AWVI | | | -40 to +85 | 20 Ld TSSOP | | X9241AWVIZ*, ** (Note) | X9241AWVI Z | | | -40 to +85 | 20 Ld TSSOP (Pb-free) | | X9241AYP | X9241AYP | | 2 | 0 to +70 | 20 Ld PDIP | | X9241AYPZ (Note) | X9241AYP Z | | | 0 to +70 | 20 Ld PDIP*** (Pb-free) | | X9241AYPI | X9241AYPI | | Pot 0 = 2k | -40 to +85 | 20 Ld PDIP | | X9241AYPIZ (Note) | X9241AYPI Z | | Pot 1 = 2k | -40 to +85 | 20 Ld PDIP*** (Pb-free) | | X9241AYS* | X9241AYS | | Pot 2 = 2k | 0 to +70 | 20 Ld SOIC | | X9241AYSZ* (Note) | X9241AYS Z | | Pot 3 = 2k | 0 to +70 | 20 Ld SOIC (Pb-free) | | X9241AYSI* | X9241AYSI | | | -40 to +85 | 20 Ld SOIC | | X9241AYSIZ* (Note) | X9241AYSI Z | | | -40 to +85 | 20 Ld SOIC (Pb-free) | | X9241AYV*, ** | X9241AYV | | | 0 to +70 | 20 Ld TSSOP | | X9241AYVZ* (Note) | X9241AYV Z | | | 0 to +70 | 20 Ld TSSOP (Pb-free) | | X9241AYVI*, ** | X9241AYVI | | | -40 to +85 | 20 Ld TSSOP | | X9241AYVIZ* (Note) | X9241AYVI Z | | | -40 to +85 | 20 Ld TSSOP (Pb-free) | ## Ordering Information (Continued) | PART NUMBER | PART MARKING | V <sub>CC</sub> LIMITS (V) | POTENTIOMETER<br>ORGANIZATION<br>(k) | TEMP RANGE<br>(°C) | PACKAGE | |--------------------|--------------|----------------------------|--------------------------------------|--------------------|-------------------------| | X9241AUP | X9241AUP | 5 ±10% | 50 | 0 to +70 | 20 Ld PDIP | | X9241AUPZ (Note) | X9241AUP Z | | Pot 0 = 50k | 0 to +70 | 20 Ld PDIP*** (Pb-free) | | X9241AUPI | X9241AUPI | | Pot 1 = 50k | -40 to +85 | 20 Ld PDIP | | X9241AUPIZ (Note) | X9241AUPI Z | | Pot 2 = 50k | -40 to +85 | 20 Ld PDIP*** (Pb-free) | | X9241AUS*, ** | X9241AUS | | Pot 3 = 50k | 0 to +70 | 20 Ld SOIC | | X9241AUSZ* (Note) | X9241AUS Z | | | 0 to +70 | 20 Ld SOIC (Pb-free) | | X9241AUSI*, ** | X9241AUSI | | | -40 to +85 | 20 Ld SOIC | | X9241AUSIZ* (Note) | X9241AUSI Z | | | -40 to +85 | 20 Ld SOIC (Pb-free) | | X9241AUV* | X9241AUV | | | 0 to +70 | 20 Ld TSSOP | | X9241AUVZ* (Note) | X9241AUV Z | | | 0 to +70 | 20 Ld TSSOP (Pb-free) | | X9241AUVI*, ** | X9241AUVI | | | -40 to +85 | 20 Ld TSSOP | | X9241AUVIZ* (Note) | X9241AUVI Z | | | -40 to +85 | 20 Ld TSSOP (Pb-free) | <sup>\*</sup>Add "T1" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. \*\*\*Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. ## Pin Descriptions #### Host Interface Pins #### Serial Clock (SCL) The SCL input is used to clock data into and out of the X9241A. #### Serial Data (SDA) SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs. An open drain output requires the use of a pull-up resistor. For selecting typical values, refer to the guidelines for calculating typical values on the bus pull-up resistors graph. #### Address The Address inputs are used to set the least significant 4 bits of the 8-bit slave address. A match in the slave address serial data stream must be made with the Address input in order to initiate communication with the X9241A. ## **Potentiometer Pins** ## $V_{H}/R_{H}(V_{H0}/R_{H0}-V_{H3}/R_{H3}), V_{L}/R_{L}(V_{L0}/R_{L0}-V_{L3}/R_{L3})$ The R<sub>H</sub> and R<sub>L</sub> inputs are equivalent to the terminal connections on either end of a mechanical potentiometer. ## V<sub>W</sub>/R<sub>W</sub> (V<sub>W0</sub>/R<sub>W0</sub>—V<sub>W3</sub>/R<sub>W3</sub>) The wiper outputs are equivalent to the wiper output of a mechanical potentiometer. ## Pin Configuration ## Pin Names | SYMBOL | DESCRIPTION | |--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | SCL | Serial Clock | | SDA | Serial Data | | A0-A3 | Address | | V <sub>H0</sub> /R <sub>H0</sub> -V <sub>H3</sub> /R <sub>H3</sub> ,<br>V <sub>L0</sub> /R <sub>L0</sub> -V <sub>L3</sub> /R <sub>L3</sub> | Potentiometer Pins (terminal equivalent) | | V <sub>W0</sub> /R <sub>W0</sub> -V <sub>W3</sub> /R <sub>W3</sub> | Potentiometer Pins (wiper equivalent) | <sup>\*\*</sup>Add "T2" suffix for tape and reel. ## **Principles of Operation** The X9241A is a highly integrated microcircuit incorporating four resistor arrays, their associated registers and counters and the serial interface logic providing direct communication between the host and the XDCP potentiometers. #### Serial Interface The X9241A supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the X9241A will be considered a slave device in all applications. #### Clock and Data Conventions Data states on the SDA line can change only during SCL LOW periods ( $t_{LOW}$ ). SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. #### **Start Condition** All commands to the X9241A are preceded by the start condition, which is a HIGH to LOW transition of SDA while SCL is HIGH (t<sub>HIGH</sub>). The X9241A continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition is met. ## **Stop Condition** All communications must be terminated by a stop condition, which is a LOW to HIGH transition of SDA while SCL is HIGH. #### Acknowledge Acknowledge is a software convention used to provide a positive handshake between the master and slave devices on the bus to indicate the successful receipt of data. The transmitting device, either the master or the slave, will release the SDA bus after transmitting eight bits. The master generates a ninth clock cycle and during this period the receiver pulls the SDA line LOW to acknowledge that it successfully received the eight bits of data. See Figure 7. The X9241A will respond with an acknowledge after recognition of a start condition and its slave address and once again after successful receipt of the command byte. If the command is followed by a data byte the X9241A will respond with a final acknowledge. ## Array Description The X9241A is comprised of four resistor arrays. Each array contains 63 discrete resistive segments that are connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer ( $V_H/R_H$ and $V_L/R_L$ inputs). At both ends of each array and between each resistor segment is a FET switch connected to the wiper ( $V_W/R_W$ ) output. Within each individual array only one switch may be turned on at a time. These switches are controlled by the Wiper Counter Register (WCR). The six least significant bits of the WCR are decoded to select, and enable, one of sixty-four switches. The WCR may be written directly, or it can be changed by transferring the contents of one of four associated Data Registers into the WCR. These Data Registers and the WCR can be read and written by the host system. ## **Device Addressing** Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are the device type identifier (refer to Figure 1 below). For the X9241A this is fixed as 0101[B]. FIGURE 1. SLAVE ADDRESS The next four bits of the slave address are the device address. The physical device address is defined by the state of the A0-A3 inputs. The X9241A compares the serial data stream with the address input state; a successful compare of all four address bits is required for the X9241A to respond with an acknowledge. #### Acknowledge Polling The disabling of the inputs, during the internal nonvolatile write operation, can be used to take advantage of the typical 5ms EEPROM write cycle time. Once the stop condition is issued to indicate the end of the nonvolatile write command the X9241A initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the device slave address. If the X9241A is still busy with the write operation no ACK will be returned. If the X9241A has completed the write operation an ACK will be returned and the master can then proceed with the next operation. Flow 1. ACK Polling Sequence #### Instruction Structure The next byte sent to the X9241A contains the instruction and register pointer information. The four most significant bits are the instruction. The next four bits point to one of four pots and when applicable they point to one of four associated registers. The format is shown below in Figure 2. FIGURE 2. INSTRUCTION BYTE FORMAT The four high order bits define the instruction. The next two bits (P1 and P0) select which one of the four potentiometers is to be affected by the instruction. The last two bits (R1 and R0) select one of the four registers that is to be acted upon when a register oriented instruction is issued. Four of the nine instructions end with the transmission of the instruction byte. The basic sequence is illustrated in Figure 3. These two-byte instructions exchange data between the WCR and one of the data registers. A transfer from a Data Register to a WCR is essentially a write to a static RAM. The response of the wiper to this action will be delayed tsTPWV. A transfer from WCR current wiper position, to a Data Register is a write to nonvolatile memory and takes a minimum of tWR to complete. The transfer can occur between one of the four potentiometers and one of its associated registers; or it may occur globally, wherein the transfer occurs between all four of the potentiometers and one of their associated registers. Four instructions require a three-byte sequence to complete. These instructions transfer data between the host and the X9241A; either between the host and one of the Data Registers or directly between the host and the WCR. These instructions are: Read WCR, read the current wiper position of the selected pot; Write WCR, change current wiper position of the selected pot; Read Data Register, read the contents of the selected nonvolatile register; Write Data Register, write a new value to the selected Data Register. The sequence of operations is shown in Figure 4. The Increment/Decrement command is different from the other commands. Once the command is issued and the X9241A has responded with an acknowledge, the master can clock the selected wiper up and/or down in one segment steps; thereby, providing a fine tuning capability to the host. For each SCL clock pulse ( $t_{HIGH}$ ) while SDA is HIGH, the selected wiper will move one resistor segment towards the V<sub>H</sub>/R<sub>H</sub> terminal. Similarly, for each SCL clock pulse while SDA is LOW, the selected wiper will move one resistor segment towards the V<sub>L</sub>/R<sub>L</sub> terminal. A detailed illustration of the sequence and timing for this operation are shown in Figures 5 and 6 respectively. FIGURE 3. TWO-BYTE INSTRUCTION SEQUENCE FIGURE 4. THREE-BYTE INSTRUCTION SEQUENCE FIGURE 5. INCREMENT/DECREMENT INSTRUCTION SEQUENCE FIGURE 6. INCREMENT/DECREMENT TIMING LIMITS **TABLE 1. INSTRUCTION SET** | | INSTRUCTION FORMAT | | | | | | | | | |---------------------------------------|--------------------|----------------|----------------|----------------|---------------------|----------------|-------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------| | INSTRUCTION | I <sub>3</sub> | l <sub>2</sub> | I <sub>1</sub> | I <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | R <sub>1</sub> | R <sub>0</sub> | OPERATION | | Read WCR | 1 | 0 | 0 | 1 | 1/0 <sup>(10)</sup> | 1/0 | X <sup>(11)</sup> | Х | Read the contents of the Wiper Counter Register pointed to by P <sub>1</sub> - P <sub>0</sub> | | Write WCR | 1 | 0 | 1 | 0 | 1/0 | 1/0 | Х | Х | Write new value to the Wiper Counter Register pointed to by P <sub>1</sub> - P <sub>0</sub> | | Read Data<br>Register | 1 | 0 | 1 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | Read the contents of the Register pointed to by P <sub>1</sub> - P <sub>0</sub> and R <sub>1</sub> - R <sub>0</sub> | | Write Data<br>Register | 1 | 1 | 0 | 0 | 1/0 | 1/0 | 1/0 | 1/0 | Write new value to the Register pointed to by P <sub>1</sub> - P <sub>0</sub> and R <sub>1</sub> - R <sub>0</sub> | | XFR Data<br>Register to WCR | 1 | 1 | 0 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | Transfer the contents of the Register pointed to by $P_1$ - $P_0$ and $R_1$ - $R_0$ to its associated WCR | | XFR WCR to<br>Data Register | 1 | 1 | 1 | 0 | 1/0 | 1/0 | 1/0 | 1/0 | Transfer the contents of the WCR pointed to by $P_1$ - $P_0$ to the Register pointed to by $R_1$ - $R_0$ | | Global XFR<br>Data Register to<br>WCR | 0 | 0 | 0 | 1 | Х | Х | 1/0 | 1/0 | Transfer the contents of the Data Registers pointed to by $R_1$ - $R_0$ of all four pots to their respective WCR | | Global XFR<br>WCR to Data<br>Register | 1 | 0 | 0 | 0 | Х | Х | 1/0 | 1/0 | Transfer the contents of all WCRs to their respective data Registers pointed to by ${\sf R_1}$ - ${\sf R_0}$ of all four pots | | Increment/<br>Decrement<br>Wiper | 0 | 0 | 1 | 0 | 1/0 | 1/0 | Х | X | Enable Increment/decrement of the WCR pointed to by P <sub>1</sub> - P <sub>0</sub> | **Notes:** (10) 1/0 = data is one or zero (11) X = Not applicable or don't care; that is, a data register is not involved in the operation and need not be addressed (typical) FIGURE 7. ACKNOWLEDGE RESPONSE FROM RECEIVER ## **Detailed Operation** All four XDCP potentiometers share the serial interface and share a common architecture. Each potentiometer is comprised of a resistor array, a Wiper Counter Register and four Data Registers. A detailed discussion of the register organization and array operation follows. #### Wiper Counter Register The X9241A contains four volatile Wiper Counter Registers (WCR), one for each XDCP potentiometer. The WCR can be envisioned as a 6-bit parallel and serial load counter with its outputs decoded to select one of sixty-four switches along its resistor array. The contents of the WCR can be altered in four ways: it may be written directly by the host via the Write WCR instruction (serial load); it may be written indirectly by transferring the contents of one of four associated Data Registers via the XFR Data Register instruction (parallel load); it can be modified one step at a time by the increment/decrement instruction; finally, it is loaded with the contents of its Data Register zero (DR0) upon power-up. The WCR is a volatile register; that is, its contents are lost when the X9241A is powered-down. Although the register is automatically loaded with the value in DR0 upon power-up, it should be noted this may be different from the value present at power-down. #### Data Registers Each potentiometer has four nonvolatile Data Registers. These can be read or written directly by the host and data can be transferred between any of the four Data Registers and the WCR. It should be noted all operations changing data in one of these registers is a nonvolatile operation and will take a maximum of 10ms. If the application does not require storage of multiple settings for the potentiometer, these registers can be used as regular memory locations that could possibly store system parameters or user preference data. FIGURE 8. DETAILED POTENTIOMETER BLOCK DIAGRAM #### Cascade Mode The X9241A provides a mechanism for cascading the arrays. That is, the sixty-three resistor elements of one array may be cascaded (linked) with the resistor elements of an adjacent array. The $V_L/R_L$ of the higher order array must be connected to the $V_H/R_H$ of the lower order array (See Figure 9). #### Cascade Control Bits The data byte, for the three-byte commands, contains 6 bits (LSBs) for defining the wiper position plus two high order bits, CM (Cascade Mode) and DW (Disable Wiper, normal operation). The state of the CM bit (bit 7 of WCR) enables or disables cascade mode. When the CM bit of the WCR is set to "0" the potentiometer is in the normal operation mode. When the CM bit of the WCR is set to "1" the potentiometer is cascaded with its adjacent higher order potentiometer. For example; if bit 7 of WCR2 is set to "1", pot 2 will be cascaded to pot 3. The state of DW enables or disables the wiper. When the DW bit (bit 6 of the WCR) is set to "0" the wiper is enabled; when set to "1" the wiper is disabled. If the wiper is disabled, the wiper terminal will be electrically isolated and float. When operating in cascade mode $V_H/R_H$ , $V_L/R_L$ and the wiper terminals of the cascaded arrays must be electrically connected externally. All but one of the wipers must be disabled. The user can alter the wiper position by writing directly to the WCR or indirectly by transferring the contents of the Data Registers to the WCR or by using the Increment/Decrement command. When using the Increment/Decrement command the wiper position will automatically transition between arrays. The current position of the wiper can be determined by reading the WCR registers; if the DW bit is "0", the wiper in that array is active. If the current wiper position is to be maintained on power-down a global XFR WCR to Data Register command must be issued to store the position in NV memory before power-down. It is possible to connect three or all four potentiometers in cascade mode. It is also possible to connect POT 3 to POT 0 as a cascade. The requirements for external connections of $V_L/R_L,\,V_H/R_H$ and the wipers are the same in these cases. FIGURE 9. CASCADING ARRAYS #### X9241A #### **Absolute Maximum Ratings** #### Temperature under bias.....-65 to +135°C Storage temperature .....-65 to +150°C Voltage on SCK, SCL or any address input with respect to $V_{\mbox{\footnotesize SS}}$ . . . . . . . . . . . . -1V to +7V Voltage on any $V_H/R_H$ , $V_W/R_W$ or $V_L/R_L$ referenced to V<sub>SS</sub> .....+6V/-4V Lead temperature (soldering, 10s).....+300°C #### **Recommended Operating Conditions** | Temperature (Commercial) | . 0°C to +70°C | |------------------------------------------------------|----------------| | Temperature (Industrial) | -40°C to +85°C | | Supply Voltage (V <sub>CC</sub> ) Limits | | | X9241A | 5V ±10% | | Max Wiper Current for 2k R <sub>TOTAL</sub> | ±4mA | | Max Wiper Current for 10k and 50k R <sub>TOTAL</sub> | ±3mA | CAUTION: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; the functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## Analog Specifications (Over recommended operating conditions unless otherwise stated.) | | | | | LIMITS | | | |------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|------|----------|------|-------------------| | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | | R <sub>TOTAL</sub> | End to end resistance | | -20 | | +20 | % | | R <sub>W</sub> | Wiper resistance | Wiper Current = ± 1mA | - | 40 | 130 | Ω | | V <sub>TERM</sub> | Voltage on any $V_H/R_H$ , $V_W/R_W$ or $V_L/R_L$ Pin | 2. 4. | -3.0 | | +5 | V | | | Noise | Ref: 1kHz (Note 5) | | ≤120 | | dBV | | | Resolution | (Note 5) | | 1.6 | | % | | | Absolute linearity (Note 1) | R <sub>w(n)(actual)</sub> - R <sub>w(n)(expected)</sub> | | | ±1 | MI <sup>(3)</sup> | | | Relative linearity (Note 2) | $R_{W(n+1)} - [R_{W(n) + MI}]$ | | | ±0.2 | MI <sup>(3)</sup> | | | Temperature coefficient of R <sub>TOTAL</sub> | (Note 5) | | ±300 | | ppm/°C | | | Ratiometric temperature coefficient | (Note 5) | | ±20 | | ppm/C | | C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer capacitances | See Circuit #3 and (Note 5) | | 15/15/25 | | pF | | I <sub>AL</sub> | R <sub>H</sub> , R <sub>I</sub> , R <sub>W</sub> leakage current | V <sub>IN</sub> = V <sub>TERM</sub> . Device is in stand-by mode. | | 0.1 | 1 | μΑ | #### **DC Electrical Specifications** (Over recommended operating conditions unless otherwise stated.) | | | | | LIMITS | | | |-----------------|-----------------------------------|-------------------------------------------------------------------|-----|--------|-----|------| | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | | Icc | Supply current (active) | $f_{SCL}$ = 100kHz, Write/Read to WCR,<br>Other Inputs = $V_{SS}$ | | | 3 | mA | | $I_{SB}$ | V <sub>CC</sub> current (standby) | $SCL = SDA = V_{CC}$ , Addr. = $V_{SS}$ | | 200 | 500 | μΑ | | I <sub>LI</sub> | Input leakage current | $V_{IN} = V_{SS}$ to $V_{CC}$ | | | 10 | μΑ | | I <sub>LO</sub> | Output leakage current | V <sub>OUT</sub> = V <sub>SS</sub> to V <sub>CC</sub> | | | 10 | μΑ | | V <sub>IH</sub> | Input HIGH voltage | | 2 | | | V | | V <sub>IL</sub> | Input LOW voltage | | | | 0.8 | V | | V <sub>OL</sub> | Output LOW voltage | I <sub>OL</sub> = 3mA | | | 0.4 | V | Notes: (1) Absolute Linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer. - (2) Relative Linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size. - (3) MI = RTOT/63 or $(R_H-R_I)/63$ , single pot - (4) Max = all four arrays cascaded together, Typical = individual array resolutions. intersil #### **Endurance and Data Retention** | PARAMETER | MIN | UNIT | | |-------------------|---------|-----------------------------------|--| | Minimum endurance | 100,000 | Data changes per bit per register | | | Data retention | 100 | Years | | #### Capacitance | SYMBOL | PARAMETER | TEST CONDITION | TYP | UNIT | |---------------------------|--------------------------------------------|-----------------------|-----|------| | C <sub>I/O</sub> (Note 5) | Input/output capacitance (SDA) | V <sub>I/O</sub> = 0V | 19 | pF | | C <sub>IN</sub> (Note 5) | Input capacitance (A0, A1, A2, A3 and SCL) | V <sub>IN</sub> = 0V | 12 | pF | #### **Power-up Timing** | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------------------|-------------------------------------------|-----|-----|-----|------| | t <sub>PUR</sub> (Note 6) | Power-up to initiation of read operation | | | 1 | ms | | t <sub>PUW</sub> (Note 6) | Power-up to initiation of write operation | | | 5 | ms | | t <sub>R</sub> V <sub>CC</sub> | V <sub>CC</sub> Power up ramp rate | 0.2 | | 50 | V/ms | ## Power-up Requirements (Power Up sequencing can affect correct recall of the wiper registers) The preferred power-on sequence is as follows: First $V_{CC}$ , then the potentiometer pins. It is suggested that Vcc reach 90% of its final value before power is applied to the potentiometer pins. The $V_{CC}$ ramp rate specification should be met, and any glitches or slope changes in the $V_{CC}$ line should be held to <100mV if possible. Also, $V_{CC}$ should not reverse polarity by more than 0.5V. Notes: (5) This parameter is not 100% tested. - (6) t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated. These parameters are guaranteed by design. - (7) This parameter is guaranteed by design. - (8) Maximum Wiper Current is derated over temperature. See the Wiper Current Derating Curve. - (9) Ti value denotes the maximum noise glitch pulse width that the device will ignore on either SCL or SDA pins. Any noise glitch pulse width that is greater than this maximum value will be considered as a valid clock or data pulse and may cause communication failure to the device. ## **AC Conditions of Test** | Input pulse levels | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 | |--------------------------------|------------------------------------------------| | Input rise and fall times | 10ns | | Input and output timing levels | V <sub>CC</sub> x 0.5 | ## Symbol Table | WAVEFORM | INPUTS | OUTPUTS | |----------|-----------------------------------|-------------------------------------| | | Must be steady | Will be steady | | | May change<br>from LOW<br>to HIGH | Will change<br>from LOW<br>to HIGH | | | May change<br>from HIGH<br>to LOW | Will change<br>from HIGH<br>to LOW | | | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known | | | N/A | Center Line<br>is High<br>Impedance | #### Equivalent AC Test Circuit ### Circuit #3 SPICE Macro Model ## **Guidelines for Calculating** Typical Values of Bus Pull-Up Resistors # DCP Wiper Current De-rating Curve AC Electrical Specifications (Over recommended operating conditions unless otherwise stated.) | | | LIM | ITS | | REFERENCE | | |-------------------------------|-------------------------------------------------------------|------|------|------|-----------|--| | SYMBOL | PARAMETER | MIN | MAX | UNIT | FIGURE | | | f <sub>SCL</sub> | SCL clock frequency | 0 | 100 | kHz | 10 | | | t <sub>LOW</sub> | Clock LOW period | 4700 | | ns | 10 | | | tHIGH | Clock HIGH period | 4000 | | ns | 10 | | | t <sub>R</sub> | SCL and SDA rise time | | 1000 | ns | 10 | | | t <sub>F</sub> | SCL and SDA fall time | | 300 | ns | 10 | | | T <sub>i</sub> <sup>(9)</sup> | Noise suppression time constant (glitch filter) | | 20 | ns | 10 | | | t <sub>SU:STA</sub> | Start condition setup time (for a repeated start condition) | 4000 | | ns | 10 & 12 | | | t <sub>HD:STA</sub> | Start condition hold time | 4000 | | ns | 10 & 12 | | | t <sub>SU:DAT</sub> | Data in setup time | 250 | | ns | 10 | | | t <sub>HD:DAT</sub> | Data in hold time | 0 | | ns | 10 | | | t <sub>AA</sub> | SCL LOW to SDA data out valid | | 3500 | ns | 11 | | | t <sub>DH</sub> | Data out hold time | 30 | | ns | 11 | | | t <sub>SU:STO</sub> | Stop condition setup time | 4000 | | ns | 10 & 12 | | | t <sub>BUF</sub> | Bus free time prior to new transmission | 4700 | | ns | 10 | | | t <sub>WR</sub> | Write cycle time (nonvolatile write operation) | | 10 | ms | 13 | | | tSTPWV | Wiper response time from stop generation | | 500 | μs | 13 | | | tCLWV | Wiper response from SCL LOW | | 1000 | μs | 6 | | FIGURE 11. OUTPUT BUS TIMING FIGURE 13. WRITE CYCLE AND WIPER RESPONSE TIMING ## Thin Shrink Small Outline Package Family (TSSOP) ## **MDP0044** #### THIN SHRINK SMALL OUTLINE PACKAGE FAMILY | SYMBOL | 14 LD | 16 LD | 20 LD | 24 LD | 28 LD | TOLERANCE | |--------|-------|-------|-------|-------|-------|-------------| | Α | 1.20 | 1.20 | 1.20 | 1.20 | 1.20 | Max | | A1 | 0.10 | 0.10 | 0.10 | 0.10 | 0.10 | ±0.05 | | A2 | 0.90 | 0.90 | 0.90 | 0.90 | 0.90 | ±0.05 | | b | 0.25 | 0.25 | 0.25 | 0.25 | 0.25 | +0.05/-0.06 | | С | 0.15 | 0.15 | 0.15 | 0.15 | 0.15 | +0.05/-0.06 | | D | 5.00 | 5.00 | 6.50 | 7.80 | 9.70 | ±0.10 | | Е | 6.40 | 6.40 | 6.40 | 6.40 | 6.40 | Basic | | E1 | 4.40 | 4.40 | 4.40 | 4.40 | 4.40 | ±0.10 | | е | 0.65 | 0.65 | 0.65 | 0.65 | 0.65 | Basic | | L | 0.60 | 0.60 | 0.60 | 0.60 | 0.60 | ±0.15 | | L1 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | Reference | Rev. E 12/02 #### NOTES: - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per side. - Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm per side. - 3. Dimensions "D" and "E1" are measured at dAtum Plane H. - 4. Dimensioning and tolerancing per ASME Y14.5M-1994. ## Small Outline Package Family (SO) 0.010**(M**) ### **MDP0027** ## SMALL OUTLINE PACKAGE FAMILY (SO) O.004 C | 0.068<br>0.006<br>0.057<br>0.017<br>0.009 | 0.104<br>0.007<br>0.092<br>0.017<br>0.011 | 0.104<br>0.007<br>0.092<br>0.017<br>0.011 | 0.104<br>0.007<br>0.092<br>0.017<br>0.011 | 0.104<br>0.007<br>0.092<br>0.017 | MAX<br>±0.003<br>±0.002<br>±0.003 | -<br>-<br>- | |-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------|-----------------------------------|-----------------------------------| | 0.057<br>0.017<br>0.009 | 0.092<br>0.017<br>0.011 | 0.092<br>0.017 | 0.092<br>0.017 | 0.092<br>0.017 | ±0.002 | - | | 0.017<br>0.009 | 0.017<br>0.011 | 0.017 | 0.017 | 0.017 | | - | | 0.009 | 0.011 | | | | ±0.003 | - | | | | 0.011 | 0.011 | | | i | | | 0.100 | | 0.011 | 0.011 | ±0.001 | 1 | | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | ±0.004 | 1, 3 | | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | ±0.008 | - | | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | ±0.004 | 2, 3 | | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | | | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | ±0.009 | | | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - | | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - | | 0.013 | 16 | 20 | 24 | 28 | Reference | - | | | 0.041<br>0.013<br>16 | 0.013 0.020 | 0.013 0.020 0.020 | 0.013 0.020 0.020 0.020 | 0.013 0.020 0.020 0.020 0.020 | 0.013 0.020 0.020 0.020 Reference | NOTES: - 1. Plastic or metal protrusions of 0.006" maximum per side are not included. - 2. Plastic interlead protrusions of 0.010" maximum per side are not included. - 3. Dimensions "D" and "E1" are measured at Datum Plane "H". - 4. Dimensioning and tolerancing per ASME Y14.5M-1994 intersil ## Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - 5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - E and e<sub>A</sub> are measured with the leads constrained to be perpendicular to datum -C-. - e<sub>B</sub> and e<sub>C</sub> are measured at the lead tips with the leads unconstrained. e<sub>C</sub> must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - 10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 0.045 inch (0.76 1.14 mm). # E20.3 (JEDEC MS-001-AD ISSUE D) 20 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INC | HES | MILLIN | | | | |----------------|-----------|-------|----------|-------|-------|--| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | | Α | - | 0.210 | - | 5.33 | 4 | | | A1 | 0.015 | - | 0.39 | - | 4 | | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | | B1 | 0.045 | 0.070 | 1.55 | 1.77 | 8 | | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | | D | 0.980 | 1.060 | 24.89 | 26.9 | 5 | | | D1 | 0.005 | - | 0.13 | - | 5 | | | Е | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | | е | 0.100 BSC | | 2.54 BSC | | - | | | e <sub>A</sub> | 0.300 BSC | | 7.62 BSC | | 6 | | | e <sub>B</sub> | 10-11 | 0.430 | - | 10.92 | 7 | | | · 毛 3 | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | | N | N 20 | | | 20 | | | Rev. 0 12/93 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com